ST72C215G2M6 STMicroelectronics, ST72C215G2M6 Datasheet - Page 23

IC MCU 8BIT 8K FLASH SOIC-28

ST72C215G2M6

Manufacturer Part Number
ST72C215G2M6
Description
IC MCU 8BIT 8K FLASH SOIC-28
Manufacturer
STMicroelectronics
Series
ST7r
Datasheets

Specifications of ST72C215G2M6

Core Processor
ST7
Core Size
8-Bit
Speed
16MHz
Connectivity
SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
22
Program Memory Size
8KB (8K x 8)
Program Memory Type
FLASH
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
3.2 V ~ 5.5 V
Data Converters
A/D 6x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
28-SOIC (7.5mm Width)
Controller Family/series
ST7
No. Of I/o's
22
Ram Memory Size
256Byte
Cpu Speed
8MHz
No. Of Timers
2
Rohs Compliant
Yes
Processor Series
ST72C2x
Core
ST7
Data Bus Width
8 bit
Data Ram Size
256 B
Interface Type
SPI
Maximum Clock Frequency
16 MHz
Number Of Programmable I/os
22
Number Of Timers
3 bit
Operating Supply Voltage
3.2 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Development Tools By Supplier
ST7MDT1-DVP2/US
Minimum Operating Temperature
- 40 C
On-chip Adc
8 bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
In Transition

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST72C215G2M6
Manufacturer:
ST
Quantity:
2 355
Part Number:
ST72C215G2M6
Manufacturer:
ST
0
Part Number:
ST72C215G2M6
Manufacturer:
ST
Quantity:
20 000
Part Number:
ST72C215G2M6 -
Manufacturer:
ST
0
Part Number:
ST72C215G2M6.
Manufacturer:
ST
0
Part Number:
ST72C215G2M6/TR
Manufacturer:
ST
0
7.5 CLOCK RESET AND SUPPLY REGISTER DESCRIPTION (CRSR)
Read /Write
Reset Value: 000x 000x (XXh)
Bit 7:5 = Reserved, always read as 0.
Bit 4 = LVDRF LVD reset flag
This bit indicates that the last RESET was gener-
ated by the LVD block. It is set by hardware (LVD
reset) and cleared by software (writing zero). See
WDGRF flag description for more details. When
the LVD is disabled by option byte, the LVDRF bit
value is undefined.
Bit 3 = Reserved, always read as 0.
Bit 2 = CSSIE Clock security syst
This bit enables the interrupt when a disturbance
is detected by the clock security system (CSSD bit
set). It is set and cleared by software.
0: Clock security system interrupt disabled
1: Clock security system interrupt enabled
Refer to
for more details on the CSS interrupt vector. When
the CSS is disabled by option byte, the CSSIE bit
has no effect.
Table 4. Clock, Reset and Supply Register Map and Reset Values
Address
7
0
(Hex.)
0025h
0
Table 5, “Interrupt Mapping,” on page 26
CRSR
Reset Value
Register
0
Label
LVD
RF
0
7
0
CSS
.
IE
interrupt enable
CSS
6
0
D
WDG
RF
0
5
0
ST72104G, ST72215G, ST72216G, ST72254G
Bit 1 = CSSD Clock security system detection
This bit indicates that the safe oscillator of the
clock security system block has been selected by
hardware due to a disturbance on the main clock
signal (f
reading the CRSR register when the original oscil-
lator recovers.
0: Safe oscillator is not active
1: Safe oscillator has been activated
When the CSS is disabled by option byte, the
CSSD bit value is forced to 0.
Bit 0 = WDGRF Watchdog reset flag
This bit indicates that the last RESET was gener-
ated by the watchdog peripheral. It is set by hard-
ware (Watchdog RESET) and cleared by software
(writing zero) or an LVD RESET (to ensure a sta-
ble cleared state of the WDGRF flag when the
CPU starts).
Combined with the LVDRF flag information, the
flag description is given by the following table.
Application notes
The LVDRF flag is not cleared when another RE-
SET type occurs (external or watchdog), the
LVDRF flag remains set to keep trace of the origi-
nal failure.
In this case, a watchdog reset can be detected by
software while an external reset can not.
External RESET pin
Watchdog
LVD
LVDRF
4
x
RESET Sources
OSC
). It is set by hardware and cleared by
3
0
CSSIE
2
0
LVDRF
CSSD
1
0
0
0
1
WDGRF
WDGRF
23/140
0
x
X
0
1

Related parts for ST72C215G2M6