MC68HC908JB16DW Freescale Semiconductor, MC68HC908JB16DW Datasheet - Page 106

no-image

MC68HC908JB16DW

Manufacturer Part Number
MC68HC908JB16DW
Description
IC MCU 16K FLASH 6MHZ USB 28SOIC
Manufacturer
Freescale Semiconductor
Series
HC08r
Datasheet

Specifications of MC68HC908JB16DW

Core Processor
HC08
Core Size
8-Bit
Speed
6MHz
Connectivity
SCI, USB
Peripherals
LED, LVD, POR, PWM
Number Of I /o
21
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Ram Size
384 x 8
Voltage - Supply (vcc/vdd)
4 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
28-SOIC (7.5mm Width)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC908JB16DW
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC68HC908JB16DWE
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
System Integration Module (SIM)
8.4.2.5 Low-Voltage Inhibit (LVI) Reset
8.4.2.6 Universal Serial Bus (USB) Reset
8.4.2.7 Registers Values After Different Resets
Technical Data
106
NOTE:
The low-voltage inhibit module (LVI) asserts its output to the SIM when
the V
in the SIM reset status register (SRSR) is set, and the external reset pin
(RST) is held low while the SIM counter counts out 4096 OSCDCLK
cycles. Sixty-four OSCDCLK cycles later, the CPU is released from reset
to allow the reset vector sequence to occur. The SIM actively pulls down
the RST pin for all internal reset sources.
The USB module will detect a reset signaled on the bus by the presence
of an extended SE0 at the USB data pins of a device. The MCU seeing
a single-ended 0 on its USB data inputs for more than 2.5µs treats that
signal as a reset. After the reset is removed, the device will be in the
attached, but not yet addressed or configured, state (refer to Section 9.1
USB Devices of the Universal Serial Bus Specification Rev. 2.0). The
device must be able to accept the device address via a SET_ADDRESS
command (refer to Section 9.4 of the Universal Serial Bus Specification
Rev. 2.0) no later than 10ms after the reset is removed.
USB reset can be disabled to generate an internal reset. It can be
configured to generate IRQ interrupt. (See
Register
USB reset is disabled when the USB module is disabled by clearing the
USBEN bit of the USB address register (UADDR).
Some registers are reset by POR or LVI reset only.
registers or register bits which are unaffected by normal resets.
DD
or V
(CONFIG).)
System Integration Module (SIM)
REG
voltage falls to the LVI reset voltage, V
Section 5. Configuration
MC68HC908JB16
Freescale Semiconductor
Table 8-3
TRIP
. The LVI bit
shows the
Rev. 1.1

Related parts for MC68HC908JB16DW