WM8990ECS/RV Wolfson Microelectronics, WM8990ECS/RV Datasheet - Page 115

no-image

WM8990ECS/RV

Manufacturer Part Number
WM8990ECS/RV
Description
Audio CODECs Stereo CODEC w.Class AB/D speaker driver
Manufacturer
Wolfson Microelectronics
Datasheet

Specifications of WM8990ECS/RV

Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
WM8990ECS/RV
Quantity:
1 464
Part Number:
WM8990ECS/RV
Manufacturer:
TESTED
Quantity:
20 000
w
Production Data
COMPANDING
The WM8990 supports A-law and μ-law companding on both transmit (ADC) and receive (DAC)
sides as shown in Table 62.
Table 62 Companding Control
Companding involves using a piecewise linear approximation of the following equations (as set out
by ITU-T G.711 standard) for data compression:
μ-law (where μ=255 for the U.S. and Japan):
F(x) = ln( 1 + μ|x|) / ln( 1 + μ)
A-law (where A=87.6 for Europe):
F(x) = A|x| / ( 1 + lnA)
F(x) = ( 1 + lnA|x|) / (1 + lnA)
The companded data is also inverted as recommended by the G.711 standard (all 8 bits are inverted
for μ-law, all even data bits are inverted for A-law). The data will be transmitted as the first 8 MSBs
of data.
Companding converts 13 bits (μ-law) or 12 bits (A-law) to 8 bits using non-linear quantization. This
provides greater precision for low amplitude signals than for high amplitude signals, resulting in a
greater usable dynamic range than 8 bit linear quantization. The companded signal is an 8-bit word
comprising sign (1 bit), exponent (3 bits) and mantissa (4 bits).
8-bit mode is selected whenever DAC_COMP=1 or ADC_COMP=1. The use of 8-bit data allows
samples to be passed using as few as 8 BCLK cycles per LRC frame. When using DSP mode B, 8-
bit data words may be transferred consecutively every 8 BCLK cycles.
8-bit mode (without Companding) may be enabled by setting DAC_COMPMODE=1 or
ADC_COMPMODE=1, when DAC_COMP=0 and ADC_COMP=0.
Table 63 8-bit Companded Word Composition
SIGN
R5 (05h)
REGISTER
BIT7
ADDRESS
BIT
4
3
2
1
EXPONENT
DAC_COMP
DAC_COMPMODE
ADC_COMP
ADC_COMPMODE
BIT[6:4]
LABEL
-1 ≤ x ≤ 1
} for x ≤ 1/A
} for 1/A ≤ x ≤ 1
DEFAULT
0b
0b
0b
0b
DAC Companding Enable
0 = disabled
1 = enabled
DAC Companding Type
0 = μ-law
1 = A-law
ADC Companding Enable
0 = disabled
1 = enabled
ADC Companding Type
0 = μ-law
1 = A-law
MANTISSA
BIT[3:0]
DESCRIPTION
PD, March 2009, Rev 4.0
WM8990
115

Related parts for WM8990ECS/RV