CS42518-CQZR Cirrus Logic Inc, CS42518-CQZR Datasheet - Page 24

Audio CODECs IC 110dB 192kHz 8Ch Mlt-Ch CODEC

CS42518-CQZR

Manufacturer Part Number
CS42518-CQZR
Description
Audio CODECs IC 110dB 192kHz 8Ch Mlt-Ch CODEC
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS42518-CQZR

Number Of Adc Inputs
2
Number Of Dac Outputs
8
Conversion Rate
192 KSPs
Interface Type
Serial (I2C, SPI)
Resolution
24 bit
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Package / Case
LQFP-64
Minimum Operating Temperature
- 10 C
Number Of Channels
2 ADC, 8 DAC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS42518-CQZR
Manufacturer:
INTEL
Quantity:
307
Part Number:
CS42518-CQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS42518-CQZR
Manufacturer:
CIRRUSLOGIC
Quantity:
20 000
24
4.4
4.4.1
4.4.2
4.4.3
4.4.4
4.4.5
S/PDIF Receiver
The CS42518 includes an S/PDIF digital audio receiver. The S/PDIF receiver accepts and decodes digital
audio data according to the IEC60958 (S/PDIF), and EIAJ CP-1201 interface standards. The receiver con-
sists of an 8:2 multiplexer input stage driven through pins RXP0 and RXP1/GPO1 - RXP7/GPO7, a PLL
based clock recovery circuit, and a decoder which separates the audio data from the channel status and
user data. A comprehensive buffering scheme provides read access to the channel status and user data.
External components are used to terminate and isolate the incoming data cables from the CS42518. These
components and required circuitry are detailed in the CDB42518.
8:2 S/PDIF Input Multiplexer
The CS42518 contains an 8:2 S/PDIF Input Multiplexer to accommodate up to eight channels of input dig-
ital audio data. Digital audio data is single-ended and input through the RXP0 and
RXP1/GPO1-RXP7/GPO7 pins. Any one of these inputs can be multiplexed to the input of the S/PDIF
receiver and to the S/PDIF output pin TXP.
When any portion of the multiplexer is implemented, unused RXP0 and RXPx/GPOx pins should be tied
to a 0.01uF capacitor to ground. The receiver multiplexer select line control is accessed through bits
RMUX2:0 in the Receiver Mode Control 2 register on
accessed through bits TMUX2:0 in the same register. The multiplexer defaults to RXP0 for both functions.
Error Reporting and Hold Function
While decoding the incoming S/PDIF data stream, the CS42518 can identify several kinds of error, indi-
cated in the register
Hold Function” on page 74
Channel Status Data Handling
The first 2 bytes of the Channel Status block (C data) are decoded into the Receiver Channel Status reg-
ister (See
Handling” on page 74
User Data Handling
The incoming User (U) data is buffered in a user accessible buffer. If the U data bits have been encoded
as Q-channel subcode, the data is decoded and presented in 10 consecutive register locations, address
30h to 39h. The user can configure the Interrupt Mask Register to cause interrupts to indicate the decod-
ing of a new Q-channel block, which may be read through the control port. See
Access” on page 76
Non-Audio Auto-Detection
A S/PDIF data stream may be used to convey non-audio data, thus it is important to know whether the
incoming data stream is digital PCM audio samples or not. This information is typically conveyed in chan-
nel status bit 1 (AUDIO), which is extracted automatically by the CS42518. Certain non-audio sources,
however, such as AC-3
properly set. See
face format detection.
“Receiver Channel Status (address 25h) (Read Only)” on page
“Non-Audio Auto-Detection” on page 76
“Receiver Errors (address 26h) (Read Only)” on page
for more information.
for more information.
®
or MPEG encoders, may not adhere to this convention, and the bit may not be
for more information.
page
for more information including details for inter-
63. The TXP multiplexer select line control is
66). See
67. See
“User (U) Data E Buffer
“Channel Status Data
“Error Reporting and
CS42518
DS584F1

Related parts for CS42518-CQZR