CS42518-CQZR Cirrus Logic Inc, CS42518-CQZR Datasheet - Page 55

Audio CODECs IC 110dB 192kHz 8Ch Mlt-Ch CODEC

CS42518-CQZR

Manufacturer Part Number
CS42518-CQZR
Description
Audio CODECs IC 110dB 192kHz 8Ch Mlt-Ch CODEC
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS42518-CQZR

Number Of Adc Inputs
2
Number Of Dac Outputs
8
Conversion Rate
192 KSPs
Interface Type
Serial (I2C, SPI)
Resolution
24 bit
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Package / Case
LQFP-64
Minimum Operating Temperature
- 10 C
Number Of Channels
2 ADC, 8 DAC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS42518-CQZR
Manufacturer:
INTEL
Quantity:
307
Part Number:
CS42518-CQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS42518-CQZR
Manufacturer:
CIRRUSLOGIC
Quantity:
20 000
DS584F1
6.9.2
6.9.3
6.9.4
AES FORMAT DETECTION (AES FORMATX)
SYSTEM CLOCK SELECTION (ACTIVE_CLK)
RECEIVER CLOCK FREQUENCY (RCVR_CLKX)
Note:
Default = xxx
Function:
Default = x
0 - Output of PLL
1 - OMCK
Function:
Default = xxx
Function:
Format2
The CS42518 will auto-detect the AES format of the incoming S/PDIF stream and display the infor-
mation according to the following table.
This bit identifies the source of the internal system clock (MCLK).
The CS42518 detects the ratio between the OMCK and the recovered clock from the PLL. Given the
absolute frequency of OMCK, this ratio may be used to determine the absolute frequency of the PLL
clock.
If a 12.2880 MHz, 18.4320 MHz, or 24.5760 MHz clock is applied to OMCK and the OMCK_FREQX
bits are set accordingly (see
of the PLL clock is reflected in the RCVR_CLKX bits according to
of the PLL clock does not match one of the frequencies given in
closest available value.
If the frequency of OMCK is not equal to 12.2880 MHz, 18.4320 MHz, or 24.5760 MHz, the contents
of the RCVR_CLKX bits will be inaccurate and should be disregarded. In this case, an external con-
troller may use the contents of the OMCK/PLL_CLK ratio register and the known OMCK frequency to
determine the absolute frequency of the PLL clock.
AES
0
0
0
0
1
1
1
1
These bits are set to ‘111’b when the FRC_PLL_LK bit is ‘1’b.
Format1
AES
0
0
1
1
0
0
1
1
Format0
Table 13. AES Format Detection
AES
“OMCK Frequency (OMCK Freqx)” on page
0
1
0
1
0
1
0
1
Linear PCM
DTS
DTS
HDCD
IEC 61937
Reserved
Reserved
Reserved
®
®
-CD
-LD
®
Description
Table
Table
14, these bits will reflect the
14. If the absolute frequency
53), the absolute frequency
CS42518
55

Related parts for CS42518-CQZR