XC4VFX40-10FFG1152C Xilinx Inc, XC4VFX40-10FFG1152C Datasheet - Page 395

no-image

XC4VFX40-10FFG1152C

Manufacturer Part Number
XC4VFX40-10FFG1152C
Description
IC FPGA VIRTEX-4 FX 40K 1152FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-4r

Specifications of XC4VFX40-10FFG1152C

Number Of Logic Elements/cells
41904
Number Of Labs/clbs
4656
Total Ram Bits
2654208
Number Of I /o
448
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC4VFX40-10FFG1152C
Manufacturer:
TI
Quantity:
2 210
Part Number:
XC4VFX40-10FFG1152C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC4VFX40-10FFG1152C
Manufacturer:
XILINX
0
Virtex-4 FPGA User Guide
UG070 (v2.6) December 1, 2008
R
Timing Characteristics of 2:1 SDR Serialization
Timing Characteristics of 8:1 DDR Serialization
In
Clock Event 1
On the rising edge of CLKDIV, the word AB is driven from the FPGA fabric to the D1 and
D2 inputs of the OSERDES (after some propagation delay).
Clock Event 2
On the rising edge of CLKDIV, the word AB is sampled into the OSERDES from the D1 and
D2 inputs.
Clock Event 3
The data bit A appears at OQ one CLK cycle after AB is sampled into the OSERDES. This
latency is consistent with
SDR mode is one CLK cycle.
In
2:1 SDR example, a second OSERDES is required to achieve a serialization of 8:1. The two
OSERDES are connected and configured using the methods of section
Expansion,” page
while the remaining two bits are connected to D3–D4 of the slave OSERDES.
Clock Event 1
On the rising edge of CLKDIV, the word ABCDEFGH is driven from the FPGA fabric to the
D1–D6 inputs of the master OSERDES and D3–D4 of the slave OSERDES (after some
propagation delay).
Clock Event 2
On the rising edge of CLKDIV, the word ABCDEFGH is sampled into the master and slave
OSERDES from the D1–D6 and D3–D4 inputs, respectively.
Figure
Figure
CLKDIV
CLK
OQ
D1
D2
Event 1
8-18, the timing of a 2:1 SDR data serialization is illustrated.
8-19, the timing of an 8:1 DDR data serialization is illustrated. In contrast to the
Figure 8-18: OSERDES Data Flow and Latency in 2:1 SDR Mode
Clock
392. Six of the eight bits are connected to D1–D6 of the master OSERDES,
Event 2
Clock
Table
www.xilinx.com
B
A
8-11, which states that the latency of an OSERDES in 2:1
Output Parallel-to-Serial Logic Resources (OSERDES)
Clock
Event 3
A
C
D
B
C
E
F
D
E
F
“OSERDES Width
UG070_c8_25_041007
395

Related parts for XC4VFX40-10FFG1152C