Z85C3010PSG Zilog, Z85C3010PSG Datasheet - Page 23

IC 10MHZ Z8500 CMOS SCC 40-DIP

Z85C3010PSG

Manufacturer Part Number
Z85C3010PSG
Description
IC 10MHZ Z8500 CMOS SCC 40-DIP
Manufacturer
Zilog
Series
SCCr
Datasheets

Specifications of Z85C3010PSG

Processor Type
Z80
Features
Error Detection and Multiprotocol Support
Speed
10MHz
Voltage
5V
Mounting Type
Through Hole
Package / Case
40-DIP (0.620", 15.75mm)
Cpu Speed
8MHz
Digital Ic Case Style
DIP
No. Of Pins
40
Supply Voltage Range
5V
Operating Temperature Range
0°C To +70°C
Svhc
No SVHC (18-Jun-2010)
Base Number
85
Rohs Compliant
Yes
Clock Frequency
10MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-3934
Z85C3010PSG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z85C3010PSG
Manufacturer:
Zilog
Quantity:
135
Part Number:
Z85C3010PSG
Manufacturer:
Zilog
Quantity:
326
Part Number:
Z85C3010PSG
Quantity:
1 994
PS011705-0608
Marking Line
SYNC
Flag
When the INTACK and IEI pins are not being used, they should be pulled up to V
through a resistor (10 K
CPU/DMA Block Transfer
The SCC provides a Block Transfer mode to accommodate CPU block transfer functions
and DMA controllers. The Block Transfer mode uses the WAIT/REOUEST output in con-
junction with the Wait/Request bits in WR1. The WAIT/REOUEST output can be
defined under software control as a WAIT line in the CPU Block Transfer mode or as a
REQUEST line in the DMA Block Transfer mode.
To a DMA controller, the SCC REQUEST output indicates that the SCC is ready to trans-
fer data to or from memory To the CPU, the WAIT line indicates that the ESCC is not
ready to transfer data, thereby requesting that the CPU extend the I/O cycle. The DTR/
REQUEST line allows full-duplex operation under DMA control.
SCC Data Communications Capabilities
The SCC provides two independent full-duplex programmable channels for use in any
common asynchronous or synchronous data communication protocols (see
page 19). Each data communication channel has identical feature and capabilities.
Address
SYNC
SYNC
Signal
Start
Data
Data
Data
Data
Information
Figure 9. Some SCC Protocols
Parity
Ω
SDLC/HDLC/X.25
typical).
Asynchronous
External Sync
Monosync
Stop
Bisync
Data
CMOS SCC Serial Communications Controller
Information
Data
Data
Data
Data
CRC1
CRC1
CRC1
CRC1
CRC2
CRC2
CRC2
CRC2
Product Specification
Functional Description
Marking Line
Flag
Figure 9
CC
on
19

Related parts for Z85C3010PSG