SPC5200CBV400B Freescale Semiconductor, SPC5200CBV400B Datasheet - Page 66

IC MPU 32BIT 500MHZ 272PBGA

SPC5200CBV400B

Manufacturer Part Number
SPC5200CBV400B
Description
IC MPU 32BIT 500MHZ 272PBGA
Manufacturer
Freescale Semiconductor
Series
MPC603er
Datasheet

Specifications of SPC5200CBV400B

Processor Type
MPC52xx PowerPC 32-Bit
Speed
400MHz
Voltage
1.5V
Mounting Type
Surface Mount
Package / Case
272-PBGA
Core Size
32 Bit
Program Memory Size
32KB
Cpu Speed
400MHz
Embedded Interface Type
I2C, SPI, USB
Digital Ic Case Style
BGA
No. Of Pins
272
Rohs Compliant
No
Family Name
MPC52xx
Device Core
PowerPC
Device Core Size
32b
Frequency (max)
400MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
1.5V
Operating Supply Voltage (max)
1.58V
Operating Supply Voltage (min)
1.42V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
272
Package Type
BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SPC5200CBV400B
Manufacturer:
TOSHIBA
Quantity:
59
Part Number:
SPC5200CBV400B
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
SPC5200CBV400B
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
SPC5200CBV400B
0
Part Number:
SPC5200CBV400BR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
3.3.2
If the PCI interface is NOT used (and internally disabled) the PCI control pins must be terminated as indicated by the PCI Local
Bus specification. This is also required for MOST/Graphics and Large Flash Mode.
PCI control signals always require pull-up resistors on the motherboard (not the expansion board) to ensure that they contain
stable values when no agent is actively driving the bus. This includes PCI_FRAME, PCI_TRDY, PCI_IRDY, PCI_DEVSEL,
PCI_STOP, PCI_SERR, PCI_PERR, and PCI_REQ.
3.3.3
The MEM_MDQS[3:0] signals are not used with SDR memories and require pull-up or pull-down resistors in SDRAM mode.
3.3.4
The MEM_MDQS[1:0] signals are not used in DDR 16-bit mode and require pull-down resistors.
3.4
The MPC5200B provides the user an IEEE 1149.1 JTAG interface to facilitate board/system testing. It also provides a Common
On-Chip Processor (COP) Interface, which shares the IEEE 1149.1 JTAG port. The COP Interface provides access to the
MPC5200B's embedded Freescale (formerly Motorola) MPC603e e300 processor. This interface provides a means for
executing test routines and for performing software development and debug functions.
3.4.1
Boundary scan testing is enabled through the JTAG interface signals. The JTAG_TRST signal is optional in the IEEE 1149.1
specification but is provided on all processors that implement the PowerPC architecture. To obtain a reliable power-on reset
performance, the JTAG_TRST signal must be asserted during power-on reset.
3.4.1.1
The JTAG interface can control the direction of the MPC5200B I/O pads via the boundary scan chain. The JTAG module must
be reset before the MPC5200B comes out of power-on reset; do this by asserting JTAG_TRST before PORRESET is released.
For more details refer to the Reset and JTAG Timing Specification.
3.4.1.2
The wiring of the JTAG_TRST depends on the existence of a board-related debug interface. (see below)
66
Required assertion of JTAG_TRST
JTAG_TRST
PORRESET
JTAG
Pull-up Requirements for the PCI Control Lines
Pull-up/Pull-down Requirements for MEM_MDQS Pins (SDRAM)
.
Mode)
JTAG_TRST
Pull-up/Pull-down Requirements for MEM_MDQS Pins (DDR 16-bit
JTAG_TRST and PORRESET
Connecting JTAG_TRST
Figure 53. PORRESET vs. JTAG_TRST
MPC5200B Data Sheet, Rev. 4
Optional assertion of JTAG_TRST
Freescale Semiconductor

Related parts for SPC5200CBV400B