MC68030RC50C Freescale Semiconductor, MC68030RC50C Datasheet - Page 121

no-image

MC68030RC50C

Manufacturer Part Number
MC68030RC50C
Description
IC MPU 32BIT ENHANCED 128-PGA
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC68030RC50C

Processor Type
M680x0 32-Bit
Speed
50MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
128-PGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68030RC50C
Manufacturer:
TYCO
Quantity:
43
Part Number:
MC68030RC50C
Manufacturer:
MOT
Quantity:
100
Part Number:
MC68030RC50C
Manufacturer:
MOT
Quantity:
100
Part Number:
MC68030RC50C
Manufacturer:
�ͣcأɣ�
Quantity:
650
4
4.1.3 Changing Privilege Level
4-4
then sets the S bit, forcing the processor into the supervisor privilege level.
When the exception being processed is an interrupt and the M bit is set, the
To return to the user privilege level, a system routine must execute one of
the following instructions: MOVE to SR, ANDI to SR, EORI to SR, ORI to SR,
After these instructions execute, the instruction pipeline is flushed and is
the assertion of the REFILL signal.
The bus cycles for an instruction executed at the user privilege level are
when it is enabled, uses the value of the function codes to distinguish be-
tween user and supervisor activity and to control access to protected portions
of the address space. While the processor is at the user level, references to
the system stack pointer implicitly, or to address register seven (A7) explicitly,
To change from the user to the supervisor privilege level, one of the con-
ditions that causes the processor to perform exception processing must oc-
cur. This causes a change from the user level to the supervisor level and can
cause a change from the master mode to the interrupt mode. Exception
processing saves the current values of the S and M bits of the status register
M bit is cleared, putting the processor into the interrupt mode. Execution of
instructions continues at the supervisor level to process the exception con-
dition.
or RTE. The MOVE, ANDI, EORI, and ORI to SR and RTE instructions execute
at the supervisor privilege level and can modify the S bit of the status register.
The RTE instruction returns to the program that was executing when the
exception occurred. It restores the exception stack frame saved on the su-
trap, or instruction exception, the RTE instruction restores the status register
classified as user references, and the values of the function codes on FCO-FC2
specify user address spaces. The memory management unit of the processor,
refer to the user stack pointer (USP).
(along with the rest of the status register) on the active supervisor stack, and
refilled from the appropriate address space. This is indicated externally by
pervisor stack. If the frame on top of the stack was generated by an interrupt,
and program counter to the values saved on the supervisor stack. The pro-
cessor then continues execution at the restored program counter address
and at the privilege level determined by the S bit of the restored status
error or address error exception), the RTE instruction restores the entire saved
processor state from the stack.
register. If the frame on top of the stack was generated by a bus fault (bus
MC68030 USER'S MANUAL
MOTOROLA

Related parts for MC68030RC50C