S9S12P128J0MFTR Freescale Semiconductor, S9S12P128J0MFTR Datasheet - Page 1102

no-image

S9S12P128J0MFTR

Manufacturer Part Number
S9S12P128J0MFTR
Description
16-bit Microcontrollers - MCU 16 BIT 128K FLASH
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of S9S12P128J0MFTR

Rohs
yes
Core
S12
Processor Series
MC9S12G
Data Bus Width
16 bit
Maximum Clock Frequency
25 MHz
Program Memory Size
128 KB
Data Ram Size
8192 B
On-chip Adc
Yes
Operating Supply Voltage
3.13 V to 5.5 V
Operating Temperature Range
- 40 C to + 125 C
Package / Case
QFN-48
Mounting Style
SMD/SMT
192 KByte Flash Module (S12FTMRG192K2V1)
30.3.2.9
The FPROT register defines which P-Flash sectors are protected against program and erase operations.
1
The (unreserved) bits of the FPROT register are writable with the restriction that the size of the protected
region can only be increased (see
During the reset sequence, the FPROT register is loaded with the contents of the P-Flash protection byte
in the Flash configuration field at global address 0x3_FF0C located in P-Flash memory (see
as indicated by reset condition ‘F’ in
during the reset sequence, the upper sector of the P-Flash memory must be unprotected, then the P-Flash
protection byte must be reprogrammed. If a double bit fault is detected while reading the P-Flash phrase
containing the P-Flash protection byte during the reset sequence, the FPOPEN bit will be cleared and
remaining bits in the FPROT register will be set to leave the P-Flash memory fully protected.
Trying to alter data in any protected area in the P-Flash memory will result in a protection violation error
and the FPVIOL bit will be set in the FSTAT register. The block erase of a P-Flash block is not possible if
any of the P-Flash sectors contained in the same P-Flash block are protected.
1104
FPHS[1:0]
Loaded from IFR Flash configuration field, during reset sequence.
FPOPEN
FPHDIS
Offset Module Base + 0x0008
RNV[6]
Reset
Field
4–3
7
6
5
W
R
FPOPEN
Flash Protection Operation Enable — The FPOPEN bit determines the protection function for program or
erase operations as shown in
0 When FPOPEN is clear, the FPHDIS and FPLDIS bits define unprotected address ranges as specified by the
1 When FPOPEN is set, the FPHDIS and FPLDIS bits enable protection for the address range specified by the
Reserved Nonvolatile Bit — The RNV bit should remain in the erased state for future enhancements.
Flash Protection Higher Address Range Disable — The FPHDIS bit determines whether there is a
protected/unprotected area in a specific region of the P-Flash memory ending with global address 0x3_FFFF.
0 Protection/Unprotection enabled
1 Protection/Unprotection disabled
Flash Protection Higher Address Size — The FPHS bits determine the size of the protected/unprotected area
in P-Flash memory as shown
P-Flash Protection Register (FPROT)
F
7
1
corresponding FPHS and FPLS bits
corresponding FPHS and FPLS bits
RNV6
F
= Unimplemented or Reserved
6
1
Figure 30-13. Flash Protection Register (FPROT)
MC9S12G Family Reference Manual,
Table 30-17. FPROT Field Descriptions
Section 30.3.2.9.1, “P-Flash Protection Restrictions,” and Table
FPHDIS
Figure
inTable
Table 30-18
F
5
1
30-19. The FPHS bits can only be written to while the FPHDIS bit is set.
30-13. To change the P-Flash protection that will be loaded
for the P-Flash block.
F
4
1
FPHS[1:0]
Description
F
3
1
Rev.1.23
FPLDIS
F
2
1
Freescale Semiconductor
F
1
1
FPLS[1:0]
Table
30-21).
F
30-4)
0
1

Related parts for S9S12P128J0MFTR