EP9312-IBZ Cirrus Logic Inc, EP9312-IBZ Datasheet - Page 450

IC ARM920T MCU 200MHZ 352-PBGA

EP9312-IBZ

Manufacturer Part Number
EP9312-IBZ
Description
IC ARM920T MCU 200MHZ 352-PBGA
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9312-IBZ

Core Size
16/32-Bit
Package / Case
352-BGA
Core Processor
ARM9
Speed
200MHz
Connectivity
EBI/EMI, EIDE, Ethernet, I²C, IrDA, Keypad/Touchscreen, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LCD, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
16
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Controller Family/series
(ARM9)
A/d Converter
12 Bits
No. Of I/o Pins
65
Clock Frequency
200MHz
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details
Other names
598-1260

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9312-IBZ
Manufacturer:
CIRRUS
Quantity:
30
Part Number:
EP9312-IBZ
Manufacturer:
HITTITE
Quantity:
1 200
Part Number:
EP9312-IBZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
11
11-10
Universal Serial Bus Host Controller
EP93xx User’s Guide
11.2.5.4 HCI Master Block
11.2.5.5 USB State Control
11.2.5.6 Data FIFO
11.2.5.7 List Processor
11.2.5.8 Root Hub and Host SIE
The HCI Master Block handles read/write requests to system memory that are initiated by the
List Processor while the Host Controller (HC) is in the operational state and is processing the
lists queued in by HCD. It generates the addresses for all the memory accesses, which is the
DMA functionality. The major tasks handled by this block are:
This block implements:
This block contains a 64x8 FIFO to store the data returned by endpoints on IN tokens, and
the data to be sent to the endpoints on OUT Tokens. The FIFO is used as a buffer in case the
HC does not get timely access to the host bus.
The List Processor processes the lists scheduled by HCD according to the priority set in the
operational registers.
The Root Hub propagates Reset and Resume to downstream ports and handles port connect
and disconnect. The Host Serial Interface Engine (HSIE) converts parallel to serial, serial to
parallel, Non-Return to Zero Interface (NRZI) encoding/decoding and manages USB serial
protocol.
• Fetching Endpoint Descriptors (ED) and Transfer Descriptors (TD)
• Read/Write endpoint data from/to system memory
• Accessing HC Communication Area (HCCA)
• Write Status and Retire TDs
• The USB operational states of the Host Controller, as defined in the OHCI Specification.
• It generates SOF tokens every 1 ms
• It triggers the List Processor while HC is in the operational states.
Copyright 2007 Cirrus Logic
DS785UM1

Related parts for EP9312-IBZ