EP9312-IBZ Cirrus Logic Inc, EP9312-IBZ Datasheet - Page 524

IC ARM920T MCU 200MHZ 352-PBGA

EP9312-IBZ

Manufacturer Part Number
EP9312-IBZ
Description
IC ARM920T MCU 200MHZ 352-PBGA
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9312-IBZ

Core Size
16/32-Bit
Package / Case
352-BGA
Core Processor
ARM9
Speed
200MHz
Connectivity
EBI/EMI, EIDE, Ethernet, I²C, IrDA, Keypad/Touchscreen, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LCD, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
16
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Controller Family/series
(ARM9)
A/d Converter
12 Bits
No. Of I/o Pins
65
Clock Frequency
200MHz
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details
Other names
598-1260

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9312-IBZ
Manufacturer:
CIRRUS
Quantity:
30
Part Number:
EP9312-IBZ
Manufacturer:
HITTITE
Quantity:
1 200
Part Number:
EP9312-IBZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
14
14-2
UART1 With HDLC and Modem Control Signals
EP93xx User’s Guide
14.2.1 UART Functional Description
14.2.1.1 AMBA APB Interface
14.2.1.2 DMA Block
14.2.1.3 Register Block
The FIFOs can be programmed to be 1 byte deep providing a conventional double-buffered
UART interface.
The modem status input signals Clear To Send (CTS), Data Carrier Detect (DCD) and Data
Set Ready (DSR) are supported. The additional modem status input Ring Indicator (RI) is not
supported. Output modem control lines, such as Request To Send (RTS) and Data Terminal
Ready (DTR), are not explicitly supported. Note that the separate modem block described
later in this chapter does provide support for RI, RTS, and DTR.
A block diagram of the UART is shown in
The AMBA APB interface generates read and write decodes for accesses to status and
control registers and transmit and receive FIFO memories.
The AMBA APB is a local secondary bus which provides a low-power extension to the higher
bandwidth Advanced High-performance Bus (AHB) within the AMBA system hierarchy. The
AMBA APB groups narrow-bus peripherals to avoid loading the system bus and provides an
interface using memory-mapped registers which are accessed under program control.
The DMA interface passes data between the UART FIFOs and an external DMA engine as
an alternative to AMBA APB accesses. (See
additional details.) It may be configured to automatically move characters from the DMA
engine to the transmit FIFO and from the receive FIFO to the DMA engine. The DMA engine
may also indicate certain error conditions in the receive data to the DMA engine. Note that
the DMA interface only supports 8-bit accesses to the FIFOs; status information in the
receive FIFO is not passed to the DMA engine.
The UART1DMACtrl register controls the private interface between the DMA engine and the
UART. Setting bit TXDMAE enables the transmit channel, while setting bit RXDMAE enables
the receive channel. Setting bit DMAERR allows the UART to communicate certain error
conditions to the DMA engine via RxEnd on the DMA channel. These conditions include
receiving a break, a parity error, or a framing error. Note that configuration of the DMA
channels in the DMA engine is also required for DMA operation with the UART.
The register block stores data written or to be read across the AMBA APB interface.
Copyright 2007 Cirrus Logic
Figure
Chapter
14-1.
10,,
“DMA Controller” on page 10-1
DS785UM1
for

Related parts for EP9312-IBZ