MC9S12XEG128MAA Freescale Semiconductor, MC9S12XEG128MAA Datasheet - Page 238

no-image

MC9S12XEG128MAA

Manufacturer Part Number
MC9S12XEG128MAA
Description
MCU 16BIT 128K FLASH 80-QFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheet

Specifications of MC9S12XEG128MAA

Core Processor
HCS12X
Core Size
16-Bit
Speed
50MHz
Connectivity
CAN, EBI/EMI, I²C, IrDA, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
59
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Eeprom Size
2K x 8
Ram Size
12K x 8
Voltage - Supply (vcc/vdd)
1.72 V ~ 5.5 V
Data Converters
A/D 12x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
80-QFP
Processor Series
S12XE
Core
HCS12
Data Bus Width
16 bit
Data Ram Size
12 KB
Interface Type
CAN/SCI/SPI
Maximum Clock Frequency
50 MHz
Number Of Programmable I/os
59
Number Of Timers
25
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWHCS12
Development Tools By Supplier
KIT33812ECUEVME, EVB9S12XEP100, DEMO9S12XEP100
Minimum Operating Temperature
- 40 C
On-chip Adc
8-ch x 12-bit
No. Of I/o's
59
Eeprom Memory Size
2KB
Ram Memory Size
12KB
Cpu Speed
50MHz
No. Of Timers
3
No. Of Pwm Channels
8
Digital Ic Case Style
QFP
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12XEG128MAA
Manufacturer:
NXP
Quantity:
3 330
Part Number:
MC9S12XEG128MAA
Manufacturer:
FREESCALE
Quantity:
2 257
Part Number:
MC9S12XEG128MAA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12XEG128MAA
Manufacturer:
FREESCALE
Quantity:
2 257
Part Number:
MC9S12XEG128MAA
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MC9S12XEG128MAA
Quantity:
35
Company:
Part Number:
MC9S12XEG128MAA
Quantity:
52
Part Number:
MC9S12XEG128MAA/S912XEG128J1MAA
Manufacturer:
FREESCALE
Quantity:
20 000
Chapter 4 Memory Protection Unit (S12XMPUV1)
4.3.1.6
1. initialized as set for descriptor 0 only, cleared for all others
2. initialized as set for descriptor 0 only, if MSTR3 is implemented on the device
Read: Anytime
Write: Anytime
A descriptor can be configured as valid for more than one bus-master at the same time by setting multiple
Master select bits to one. Setting all Master select bits of a descriptor to zero disables the descriptor.
4.3.1.7
Read: Anytime
Write: Anytime
238
Address: Module Base + 0x0006
Address: Module Base + 0x0007
LOW_ADDR[
Because of an order from the United States International Trade Commission, BGA-packaged product lines and partnumbers
Reset
Reset
MSTR0
MSTR1
MSTR2
MSTR3
indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010
22:19]
Field
3–0
7
6
5
4
W
W
R
R
MSTR0
1
MPU Descriptor Register 0 (MPUDESC0)
MPU Descriptor Register 1 (MPUDESC1)
Master 0 select bit — If this bit is set the descriptor is valid for bus master 0 (CPU in supervisor state).
Master 1 select bit — If this bit is set the descriptor is valid for bus master 1 (CPU in user state).
Master 2 select bit — If this bit is set the descriptor is valid for bus master 2 (XGATE).
Master 3 select bit — If this bit is set the descriptor is valid for bus master 3.
Memory range lower boundary address bits — The LOW_ADDR[22:19] bits represent bits [22:19] of the
global memory address that is used as the lower boundary for the described memory range.
0
7
(1)
7
MSTR1
1
0
6
6
1
Figure 4-8. MPU Descriptor Register 0 (MPUDESC0)
Figure 4-9. MPU Descriptor Register 1 (MPUDESC1)
MC9S12XE-Family Reference Manual , Rev. 1.23
Table 4-8. MPUDESC0 Field Descriptions
MSTR2
1
5
5
0
1
MSTR3
LOW_ADDR[18:11]
1
0
4
(2)
4
Description
0
0
3
3
LOW_ADDR[22:19]
2
0
2
0
Freescale Semiconductor
0
0
1
1
0
0
0
0

Related parts for MC9S12XEG128MAA