MC68HC16Z1CPV25 Freescale Semiconductor, MC68HC16Z1CPV25 Datasheet - Page 175

IC MPU 1K RAM 25MHZ 144-LQFP

MC68HC16Z1CPV25

Manufacturer Part Number
MC68HC16Z1CPV25
Description
IC MPU 1K RAM 25MHZ 144-LQFP
Manufacturer
Freescale Semiconductor
Series
HC16r
Datasheet

Specifications of MC68HC16Z1CPV25

Core Processor
CPU16
Core Size
16-Bit
Speed
25MHz
Connectivity
EBI/EMI, SCI, SPI
Peripherals
POR, PWM, WDT
Number Of I /o
16
Program Memory Type
ROMless
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
144-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Other names
Q1141110

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC16Z1CPV25
Manufacturer:
MOT
Quantity:
5 510
Part Number:
MC68HC16Z1CPV25
Manufacturer:
SIEMENS
Quantity:
5 510
Part Number:
MC68HC16Z1CPV25
Manufacturer:
FREESCAL
Quantity:
624
Part Number:
MC68HC16Z1CPV25
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
5.9.4 Chip-Select Reset Operation
M68HC16 Z SERIES
USER’S MANUAL
If an interrupting device does not provide a vector number, an autovector acknowledge
must be generated, either by asserting the AVEC pin or by generating AVEC internally
using the chip-select option register. This terminates the bus cycle.
The least significant bit of each of the 2-bit chip-select pin assignment fields in
CSPAR0 and CSPAR1 each have a reset value of one. The reset values of the most
significant bits of each field are determined by the states of DATA[7:1] during reset.
There are weak internal pull-up drivers for each of the data lines so that chip-select
operation is selected by default out of reset. However, the internal pull-up drivers can
be overcome by bus loading effects.
To ensure a particular configuration out of reset, use an active device to put the data
lines in a known state during reset. The base address fields in chip-select base ad-
dress registers CSBAR[0:10] and chip-select option registers CSOR[0:10] have the re-
set values shown in
“disable”, so that a chip-select signal cannot be asserted until the base and option reg-
isters are initialized.
Following reset, the MCU fetches the initial stack pointer and program counter values
from the exception vector table, beginning at $000000 in supervisor program space.
The CSBOOT chip-select signal is used to select an external boot device mapped to
a base address of $000000.
The MSB of the CSBTPA field in CSPAR0 has a reset value of one, so that chip-select
function is selected by default out of reset. The BYTE field in chip-select option register
CSORBT has a reset value of “both bytes” so that the select signal is enabled out of
reset. The LSB of the CSBOOT field, determined by the logic level of DATA0 during
reset, selects the boot ROM port size. When DATA0 is held low during reset, port size
is eight bits. When DATA0 is held high during reset, port size is 16 bits. DATA0 has a
weak internal pull-up driver, so that a 16-bit port is selected by default
4. Set the BYTE field to lower byte when using a 16-bit port, as the external vector
for a 16-bit port is fetched from the lower byte. Set the BYTE field to upper byte
when using an 8-bit port.
Table 5-25 Chip-Select Base and Option Register Reset Values
Freescale Semiconductor, Inc.
Table
For More Information On This Product,
Async/sync mode
Upper/lower byte
Address space
Base address
Read/write
Autovector
Block size
SYSTEM INTEGRATION MODULE
5-25. The BYTE fields of CSOR[0:10] have a reset value of
DSACK
AS/DS
Fields
IPL
Go to: www.freescale.com
External interrupt vector
Asynchronous mode
Reset Values
No wait states
CPU space
Any level
$000000
Disabled
Disabled
2 Kbyte
AS
5-69

Related parts for MC68HC16Z1CPV25