XR17V354IB176-F Exar Corporation, XR17V354IB176-F Datasheet - Page 14

IC UART PCIE 256B DUAL 176FPBGA

XR17V354IB176-F

Manufacturer Part Number
XR17V354IB176-F
Description
IC UART PCIE 256B DUAL 176FPBGA
Manufacturer
Exar Corporation
Datasheet

Specifications of XR17V354IB176-F

Number Of Channels
4, QUART
Package / Case
176-LFBGA
Features
*
Fifo's
256 Byte
Protocol
RS485
Voltage - Supply
3.3V
With Auto Flow Control
Yes
With Irda Encoder/decoder
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
Mounting Type
Surface Mount
Data Rate
25 Mbps
Supply Current
120 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3.3 V
No. Of Channels
4
Uart Features
Tx/Rx FIFO Counters
Supply Voltage Range
3V To 3.6V
Operating Temperature Range
-40°C To +85°C
Digital Ic Case Style
BGA
No. Of Pins
176
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XR17V354IB176-F
Manufacturer:
EXAR
Quantity:
500
Part Number:
XR17V354IB176-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
XR17V354IB176-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
XR17V354
HIGH PERFORMANCE QUAD PCI-EXPRESS UART
Table 3
other Target Addresses are reserved and must not be used.
The second 16-bit word of the address/data pair is the data. The default values are shown in
address/data pairs can be in any order. Only the contents which need to be changed from the Exar defaults
need to be included in the EEPROM.
The Device Configuration Registers and the four individual UART Configuration Registers of the V354
occupy 4K of PCI bus memory address space. These addresses are offset onto the basic memory address, a
value loaded into the Memory Base Address Register (BAR) in the PCI local bus configuration register set. The
UART Configuration Registers are mapped into 4 address blocks where each UART channel occupies 1024
bytes memory space for its own registers that include the 16550 compatible registers. The Device
Configuration Registers are accessible from all UART channels. However, not all bits can be controlled by all
channels. The UART channel can only control the 8XMODE, 4XMODE, RESET and SLEEP register bits that
apply to that particular channel. For example, this prevents channel 0 from accidentally resetting channel 1.
All these registers can be accessed in 8, 16, 24 or 32 bits width depending on the starting address given by the
host at the beginning of the bus cycle. Transmit and receive data may be loaded or unloaded in 8, 16, 24 or 32
bits format in special locations given in the
transmit or receive register, its FIFO data pointer is automatically bumped to the next sequential data location
either in byte, word or DWORD. One special case applies to the receive data unloading when reading the
receive data together with its LSR register content. The host must read them in 16 or 32 bits format in order to
maintain integrity of the data byte with its associated error flags. These special registers are further discussed
in
1.3
“Section 2.1, FIFO DATA LOADING AND UNLOADING IN 32-BIT FORMAT” on page
Device Internal Register Sets
shows the Target Addresses available for programming into bits 7:0 of the 16-bit address word. All
T
ARGET
0x00
0x01
0x02
0x03
0x04
0x05
A
DDRESS
T
ABLE
lower 8-bits are reserved
3: T
Subsystem Vendor ID
Class Code [23:8]
Class Code [7:0]
Subsystem ID
ARGET
Vendor ID
Device ID
Table 4
D
ATA
A
DDRESS
below. Every time a read or write operation is made to the
14
F
OR
EEPROM V
0x13A8
0x0354 - No slave
0x4354 - XR17V354 slave present
0x8354 - XR17V358 slave present
0x0200
0x0700
0x0000
0x0000
ALUES
E
XAR
D
EFAULT
29.
Table
REV. 1.0.1
3. The

Related parts for XR17V354IB176-F