OM13012,598 NXP Semiconductors, OM13012,598 Datasheet - Page 11

BOARD EVAL LPC11C2X

OM13012,598

Manufacturer Part Number
OM13012,598
Description
BOARD EVAL LPC11C2X
Manufacturer
NXP Semiconductors
Datasheet

Specifications of OM13012,598

Featured Product
32-bit ARM Cortex-M0 Microcontrollers
Processor To Be Evaluated
LPC11C2x
Data Bus Width
32 bit
Core
ARM Cortex-M0
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
3.3 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
568-6645
OM13012
NXP Semiconductors
Table 4.
LPC11CX2_CX4
Product data sheet
Symbol
PIO0_1/CLKOUT/
CT32B0_MAT2
PIO0_2/SSEL0/
CT16B0_CAP0
PIO0_3
PIO0_4/SCL
PIO0_5/SDA
PIO0_6/SCK0
PIO0_7/CTS
PIO0_8/MISO0/
CT16B0_MAT0
PIO0_9/MOSI0/
CT16B0_MAT1
SWCLK/PIO0_10/
SCK0/
CT16B0_MAT2
R/PIO0_11/
AD0/
CT32B0_MAT3
PIO1_0 to PIO1_11
LPC11C22/C24 pin description table
Pin
4
10
14
15
16
23
24
27
28
29
32
[3]
[3]
[3]
[4]
[4]
[3]
[3]
[3]
[3]
[3]
[5]
Start
logic
inputs
yes
yes
yes
yes
yes
yes
yes
yes
yes
yes
yes
Type
I/O
O
O
I/O
I/O
I
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I
I/O
I/O
O
I/O
I/O
O
I
I/O
I/O
O
-
I/O
I
O
All information provided in this document is subject to legal disclaimers.
Reset
state
[1]
I; PU
-
-
I; PU
-
-
I; PU
I; IA
-
I; IA
-
I; PU
-
I; PU
-
I; PU
-
-
I; PU
-
-
I; PU
-
-
-
I; PU
-
-
-
Rev. 2 — 3 December 2010
Description
PIO0_1 — General purpose digital input/output pin. A LOW level on
this pin during reset starts the flash ISP command handler via UART
(if PIO0_3 is HIGH) or via C_CAN (if PIO0_3 is LOW).
CLKOUT — Clockout pin.
CT32B0_MAT2 — Match output 2 for 32-bit timer 0.
PIO0_2 — General purpose digital input/output pin.
SSEL0 — Slave Select for SPI0.
CT16B0_CAP0 — Capture input 0 for 16-bit timer 0.
PIO0_3 — General purpose digital input/output pin. This pin is
monitored during reset: Together with a LOW level on pin PIO0_1, a
LOW level starts the flash ISP command handler via C_CAN and a
HIGH level starts the flash ISP command handler via UART.
PIO0_4 — General purpose digital input/output pin (open-drain).
SCL — I
if I
PIO0_5 — General purpose digital input/output pin (open-drain).
SDA — I
if I
PIO0_6 — General purpose digital input/output pin.
SCK0 — Serial clock for SPI0.
PIO0_7 — General purpose digital input/output pin (high-current
output driver).
CTS — Clear To Send input for UART.
PIO0_8 — General purpose digital input/output pin.
MISO0 — Master In Slave Out for SPI0.
CT16B0_MAT0 — Match output 0 for 16-bit timer 0.
PIO0_9 — General purpose digital input/output pin.
MOSI0 — Master Out Slave In for SPI0.
CT16B0_MAT1 — Match output 1 for 16-bit timer 0.
SWCLK — Serial wire clock.
PIO0_10 — General purpose digital input/output pin.
SCK0 — Serial clock for SPI0.
CT16B0_MAT2 — Match output 2 for 16-bit timer 0.
R — Reserved. Configure for an alternate function in the IOCONFIG
block.
PIO0_11 — General purpose digital input/output pin.
AD0 — A/D converter, input 0.
CT32B0_MAT3 — Match output 3 for 32-bit timer 0.
Port 1 — Port 1 is a 12-bit I/O port with individual direction and
function controls for each bit. The operation of port 1 pins depends
on the function selected through the IOCONFIG register block.
2
2
C Fast-mode Plus is selected in the I/O configuration register.
C Fast-mode Plus is selected in the I/O configuration register.
2
2
C-bus, open-drain clock input/output. High-current sink only
C-bus, open-drain data input/output. High-current sink only
32-bit ARM Cortex-M0 microcontroller
LPC11Cx2/Cx4
© NXP B.V. 2010. All rights reserved.
11 of 61

Related parts for OM13012,598