OM13012,598 NXP Semiconductors, OM13012,598 Datasheet - Page 25

BOARD EVAL LPC11C2X

OM13012,598

Manufacturer Part Number
OM13012,598
Description
BOARD EVAL LPC11C2X
Manufacturer
NXP Semiconductors
Datasheet

Specifications of OM13012,598

Featured Product
32-bit ARM Cortex-M0 Microcontrollers
Processor To Be Evaluated
LPC11C2x
Data Bus Width
32 bit
Core
ARM Cortex-M0
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
3.3 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
568-6645
OM13012
NXP Semiconductors
LPC11CX2_CX4
Product data sheet
7.16.5.2 Deep-sleep mode
7.16.5.3 Deep power-down mode
7.17.1 Start logic
7.17.2 Reset
7.17.3 Brownout detection
7.17 System control
In Deep-sleep mode, the chip is in Sleep mode, and in addition all analog blocks are shut
down. As an exception, the user has the option to keep the watchdog oscillator and the
BOD circuit running for self-timed wake-up and BOD protection. Deep-sleep mode allows
for additional power savings.
Up to 13 pins total, see
to wake up the chip from Deep-sleep mode.
Unless the watchdog oscillator is selected to run in Deep-sleep mode, the clock source
should be switched to IRC before entering Deep-sleep mode, because the IRC can be
switched on and off glitch-free.
In Deep power-down mode, power is shut off to the entire chip with the exception of the
WAKEUP pin. The LPC11Cx2/Cx4 can wake up from Deep power-down mode via the
WAKEUP pin.
When entering Deep power-down mode, an external pull-up resistor is required on the
WAKEUP pin to hold it HIGH. The RESET pin must also be held HIGH to prevent it from
floating while in Deep power-down mode.
The start logic connects external pins to corresponding interrupts in the NVIC. Each pin
shown in
vector table. The start logic pins can serve as external interrupt pins when the chip is
running. In addition, an input signal on the start logic pins can wake up the chip from
Deep-sleep mode when all clocks are shut down.
The start logic must be configured in the system configuration block and in the NVIC
before being used.
Reset has four sources on the LPC11Cx2/Cx4: the RESET pin, the Watchdog reset,
power-on reset (POR), and the BrownOut Detection (BOD) circuit. The RESET pin is a
Schmitt trigger input pin. Assertion of chip reset by any source, once the operating voltage
attains a usable level, starts the IRC and initializes the flash controller.
When the internal Reset is removed, the processor begins executing at address 0, which
is initially the Reset vector mapped from the boot block. At that point, all of the processor
and peripheral registers have been initialized to predetermined values.
An external pull-up resistor is required on the RESET pin if Deep power-down mode is
used.
The LPC11Cx2/Cx4 includes four levels for monitoring the voltage on the V
voltage falls below one of the four selected levels, the BOD asserts an interrupt signal to
the NVIC. This signal can be enabled for interrupt in the Interrupt Enable Register in the
Table 3
All information provided in this document is subject to legal disclaimers.
as input to the start logic has an individual interrupt in the NVIC interrupt
Rev. 2 — 3 December 2010
Table
3, serve as external wake-up pins to a dedicated start logic
32-bit ARM Cortex-M0 microcontroller
LPC11Cx2/Cx4
© NXP B.V. 2010. All rights reserved.
DD
pin. If this
25 of 61

Related parts for OM13012,598