XC3S1000-4FG456I Xilinx Inc, XC3S1000-4FG456I Datasheet - Page 90

no-image

XC3S1000-4FG456I

Manufacturer Part Number
XC3S1000-4FG456I
Description
FIELD PROGRAMMABLE GATE ARRAY
Manufacturer
Xilinx Inc
Series
Spartan™-3r
Datasheet

Specifications of XC3S1000-4FG456I

Number Of Logic Elements/cells
17280
Number Of Labs/clbs
1920
Total Ram Bits
442368
Number Of I /o
333
Number Of Gates
1000000
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
456-BBGA
Package
456FBGA
Family Name
Spartan®-3
Device Logic Units
17280
Device System Gates
1000000
Maximum Internal Frequency
630 MHz
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
333
Ram Bits
442368
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3S1000-4FG456I
Manufacturer:
XILINX
Quantity:
530
Part Number:
XC3S1000-4FG456I
Manufacturer:
XILINX
Quantity:
166
Part Number:
XC3S1000-4FG456I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC3S1000-4FG456I
Manufacturer:
XILINX
0
Part Number:
XC3S1000-4FG456I
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC3S1000-4FG456I
0
Part Number:
XC3S1000-4FG456I0750
Manufacturer:
XILINX
0
Spartan-3 FPGA Family: DC and Switching Characteristics
Phase Shifter (PS)
Phase shifter operation is only supported if the DLL is in low-frequency mode, see
software version 10.1.03 (or later).
Table 61: Recommended Operating Conditions for the PS in Variable Phase Mode
Table 62: Switching Characteristics for the PS in Variable or Fixed Phase Shift Mode
90
Notes:
1.
2.
Operating Frequency Ranges
PSCLK_FREQ
(F
Input Pulse Requirements
PSCLK_PULSE
Phase Shifting Range
FINE_SHIFT_RANGE
Lock Time
LOCK_DLL_PS
LOCK_DLL_PS_FX
PSCLK
The numbers in this table are based on the operating conditions set forth in
The PS specifications in this table apply when the PS attribute CLKOUT_PHASE_SHIFT= VARIABLE or FIXED.
Symbol
Symbol
)
Frequency for the
PSCLK input
PSCLK pulse width
as a percentage of
the PSCLK period
Description
Phase shift range
When using the PS in conjunction
with the DLL: The time from
deassertion at the DCM’s Reset
input to the rising transition at its
LOCKED output. When the DCM
is locked, the CLKIN and CLKFB
signals are in phase.
When using the PS in conjunction
with the DLL and DFS: The time
from deassertion at the DCM’s
Reset input to the rising transition
at its LOCKED output. When the
DCM is locked, the CLKIN and
CLKFB signals are in phase.
Description
Low
Frequency Mode/
F
CLKIN
F
F
Low
CLKIN
CLKIN
www.xilinx.com
Range
60 MHz < F
18 MHz < F
30 MHz < F
40 MHz < F
50 MHz < F
< 100 MHz
> 100 MHz
Frequency Mode/
F
CLKIN
CLKIN
Low
CLKIN
CLKIN
CLKIN
CLKIN
Low
Range
< 165 MHz
< 30 MHz
< 40 MHz
< 50 MHz
< 60 MHz
40%
45%
Table 31
Min
1
-5
and
Table
60%
55%
Max
167
Speed Grade
Table
Min
-
-
-
-
-
-
-
57. Fixed phase shift requires ISE
-5
61.
DS099-3 (v2.5) December 4, 2009
10.40
Speed Grade
Max
10.0
3.28
2.56
1.60
1.00
0.88
40%
45%
Min
1
-4
Min
Product Specification
-
-
-
-
-
-
-
60%
55%
Max
167
-4
10.40
Max
10.0
3.28
2.56
1.60
1.00
0.88
Units
MHz
Units
-
-
ms
ms
ms
ms
ms
ms
ns
R

Related parts for XC3S1000-4FG456I