WJLXT385LE.B1 Cortina Systems Inc, WJLXT385LE.B1 Datasheet - Page 114

no-image

WJLXT385LE.B1

Manufacturer Part Number
WJLXT385LE.B1
Description
Manufacturer
Cortina Systems Inc
Datasheet

Specifications of WJLXT385LE.B1

Lead Free Status / RoHS Status
Supplier Unconfirmed
114
Intel
Table 63. Intel
®
LXT385 Octal E1 S/H PCM Transceiver with JA
Table 63
Address setup time to latch
Valid address latch pulse width
Latch active to active write setup time
Chip select setup time to active write
Chip select hold time from inactive write
Address hold time from inactive ALE
Data valid to write active setup time
Data hold time to active write
Address setup time to WR inactive
Address hold time from WR inactive
Valid write signal pulse width
Inactive write to inactive INT delay time
Chip select to RDY delay time
Low time for active RDY
Delay time between inactive RDY to high-
impedance tristate
1. Minimum and maximum values are at 25 C° and are for design aid only, not guaranteed, and not subject to
2. Timing parameters do not apply for Reset Register 0Ah. For details, see
production testing.
Mode - Parallel
®
Processor - Write Timing Characteristics
lists write timing characteristics for the Intel
2
Interface”.
Parameter
2
t
t
t
t
t
t
t
Sym.
HCSW
t
SCSW
HALW
t
t
t
t
DRDY
SALW
t
VRDY
RDYZ
SDW
HDW
HAW
VWR
t
SLW
SAW
t
INT
VL
®
processor.
Min.
10
30
10
40
30
60
0
0
5
2
6
0
1
Max.
Section 7.4.1, “Host Processor
10
12
40
3
1
Unit
Revision Date: 19-Jan-2006
Document Number: 249252
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Revision Number: 006
C
pF on D7:0.
All other
outputs are
loaded with
50 pF.
Conditions
Load
Test
= 100

Related parts for WJLXT385LE.B1