WJLXT385LE.B1 Cortina Systems Inc, WJLXT385LE.B1 Datasheet - Page 53

no-image

WJLXT385LE.B1

Manufacturer Part Number
WJLXT385LE.B1
Description
Manufacturer
Cortina Systems Inc
Datasheet

Specifications of WJLXT385LE.B1

Lead Free Status / RoHS Status
Supplier Unconfirmed
6.3
6.3.1
6.3.2
Document Number: 249252
Revision Number: 006
Revision Date: 19-Jan-2006
Receiver
The LXT385 ransceiver has eight identical receivers.
Receiver Clocking
In the receive mode, clocking for the LXT385 ransceiver receiver depends on the following. When
the LXT385 ransceiver is in:
For more information on data-recovery mode, see
Receiver Inputs
A receiver processes input signals as follows:
1. Through the line interface step-down transformer, typically from either a twisted-pair or a
2. The receiver inputs, RTIP (receives positive pulses) and RRING (receives negative pulses),
3. The peak detector samples a received signal and determines its maximum peak value.
4. The peak detector sends a percentage of the maximum peak value to the data slicers. This
Clock-recovery mode, the RCLK pin provides the recovered clock from the signal received at
RRING and RTIP.
Clock-recovery mode with LOS conditions, at the RCLK output there is a transition from
RCLK (derived from recovered data) to MCLK. For more information on clock-recovery
mode, see
Clocking”.
Data-recovery mode and MCLK is:
coaxial cable. (For transformer specifications,
Unit Circuit
receiver section of the LXT385 ransceiver.
are processed through the internal differential amplifier. The differential amplifier then sends
the signal to the peak detector.
Recovered data is output at RPOS and RNEG in bipolar mode, or at RDATA in unipolar mode.
The recovered clock is output at RCLK. Use the CLKE pin to select the RPOS/RNEG
validation relative to the polarity of the edge of RCLK.
The receiver can:
Regardless of received signal level, the peak detectors are held above a minimum level of
0.150 V (typical), to provide immunity from impulsive noise.
percentage acts as a threshold level to ensure an optimum signal-to-noise ratio. The threshold
level is typically 50% (see
Characteristics” on page
— Low, the RCLK pin is in a high-impedance tristate.
— High, the RNEG and RPOS pins are internally connected to an EX-OR output to RCLK
— accurately recover signals in excess of 12 dB of attenuation
— receive signal levels well below 500 mV.
for external clock-recovery applications.
Section 6.3.3, “Receiver Loss-Of-Signal Detector”
Specifications”.) After the transformer, the signal is terminated and is sent to the
107) .
Table 59, “Intel® LXT385 Transceiver AC Receiver
Intel
®
LXT385 Octal E1 S/H PCM Transceiver with JA
Section 6.3.4, “Receiver Data Recovery
seeFigure 6
and
and
Chapter 12.0, “Line-Interface-
Section 6.3.1, “Receiver
Mode”.
53

Related parts for WJLXT385LE.B1