WJLXT385LE.B1 Cortina Systems Inc, WJLXT385LE.B1 Datasheet - Page 88

no-image

WJLXT385LE.B1

Manufacturer Part Number
WJLXT385LE.B1
Description
Manufacturer
Cortina Systems Inc
Datasheet

Specifications of WJLXT385LE.B1

Lead Free Status / RoHS Status
Supplier Unconfirmed
88
Intel
Table 40. Global Control Register, GCR - 0Fh
®
LXT385 Octal E1 S/H PCM Transceiver with JA
1. On power-on reset, the register is set to ‘0’.
Bit
1:0
7
6
5
4
3
2
JASEL1:0
RAISEN
CODEN
FIFO64
Name
CDIS
JACF
-
Reserved.
Receive Alarm Indication Signal Enable.
This bit controls automatic AIS insertion in the receive path when LOS occurs.
NOTE: This feature is not available in data-recovery mode (that is, when
Circuit Disable.
This bit enables/disables the short-circuit protection feature for the transmitters.
Code Enable.
This bit selects one of two available zero-suppression codes. Zero suppression
operations are available only with unipolar I/O.
First-In First-Out 64-Bit Select.
This bit determines the jitter attenuator FIFO depth as follows:
Jitter Attenuator Corner Frequency.
This bit determines the jitter attenuator low-limit 3-dB corner frequency. For
more information, see
Jitter Attenuator Select.
These bits determine the jitter attenuator position as follows:
• 0 = Receive path AIS insertion is disabled on LOS.
• 1 = Receive path AIS insertion is enabled on LOS, and the effective output
• 0 = Enable
• 1 = Disable
• 0 = High-Density Bipolar three (HDB3)
• 1 = Alternate Mark Inversion, or ‘AMI’. The following figure shows AMI
• 0 = Jitter attenuator FIFO is 32 bits deep.
• 1 = Jitter attenuator FIFO is 64 bits deep.
JASEL1
appears on RPOS/RNEG.
coding that is 1:1 (or ‘50%’), indicating that for every one bit sit to a ‘1’,
there is a corresponding ‘0’ logic state.
0
1
x
MCLK is high). When changing the value of the RAISEN bit, disable
AIS interrupts to prevent inadvertent interrupts.
TRING
TTIP
JASEL0
0
1
1
Bit Cell
Chapter 14.0, “Jitter
1
Jitter attenuator is disabled.
Jitter attenuator position is the transmit path.
Jitter attenuator position is the receive path.
Description
Jitter Attenuator Position
0
Performance”.
1
Revision Date: 19-Jan-2006
Document Number: 249252
Revision Number: 006
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W

Related parts for WJLXT385LE.B1