HBLXT9785EHC.B2Q E000 Intel, HBLXT9785EHC.B2Q E000 Datasheet - Page 35

no-image

HBLXT9785EHC.B2Q E000

Manufacturer Part Number
HBLXT9785EHC.B2Q E000
Description
Manufacturer
Intel
Datasheet

Specifications of HBLXT9785EHC.B2Q E000

Lead Free Status / RoHS Status
Not Compliant
3.2
3.2.1
3.2.2
Datasheet
Document Number: 249241
Revision Number: 010
Revision Date: 30-May-2006
Table 5.
PQFP Signal Descriptions
Signal Name Conventions
Signal names may contain either a port designation or a serial designation, or a combination of the
two designations. Signal naming conventions are as follows:
PQFP Signal Descriptions – RMII, SMII, and SS-SMII Configurations
Table 5
descriptions. Ball designations are included for cross-reference.
RMII Signal Descriptions – PQFP (Sheet 1 of 3)
1. Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS =
2. The IP/ID resistors are disabled during H/W Power-Down mode. If a Pin is an output or an I/O, the IP/ID
3. RxData[0:7]_0, RxData[0:7]_1, CRS_DV[0:7] and RxER[0:7] outputs are three-stated in Isolation and H/W
PQFP
44
61
62
52
53
42
43
Designation
Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-
Down.
resistors are also disabled when the output is enabled.
Power-Down modes and during H/W reset.
6
Port Number Only. Individual signals that apply to a particular port are designated by the
Signal Mnemonic, immediately followed by the Port Designation. For example, Transmit
Enable signals would be identified as TxEN0, TxEN1, and TxEN2.
Serial Number Only. A set of signals which are not tied to any specific port are designated by
the Signal Mnemonic, followed by an underscore and a serial designation. For example, a set
of three Global Configuration signals would be identified as CFG_1, CFG_2, and CFG_3.
Port and Serial Number. In cases where each port is assigned a set of multiple signals, each
signal is designated in the following order: Signal Mnemonic, Port Designation, an
underscore, and the serial designation. For example, a set of three Port Configuration signals
would be identified as RxData0_0 and RxData0_1, RxData1_0 and RxData1_1, and
RxData2_0 and RxData2_1.
Pin-Ball
through
PBGA
LXT9785 and LXT9785E Advanced 8-Port 10/100 Mbps PHY Transceivers
E12
E6,
E2,
C3,
D4
B5
A4
F4
Table 17, “Receive FIFO Depth Considerations” on page 49
TxData0_0
TxData0_1
TxData1_0
TxData1_1
TxData2_0
TxData2_1
REFCLK0
REFCLK1
Symbol
Type
I, ID
I, ID
I, ID
I
1
Signal Description
Reference Clock.
50 MHz RMII reference clock is always required. RMII
inputs are sampled on the rising edge of REFCLK,
RMII outputs are sourced on the falling edge.
“Clock/SYNC Requirements” on page 124
CLK requirements.
Transmit Data - Port 0.
Inputs containing 2-bit parallel di-bits to be transmitted
from port 0 are clocked in synchronously to REFCLK.
Transmit Data - Port 1.
Inputs containing 2-bit parallel di-bits to be transmitted
from port 1 are clocked in synchronously to REFCLK
Transmit Data - Port 2.
Inputs containing 2-bit parallel di-bits to be transmitted
from port 2 are clocked in synchronously to REFCLK.
2,3
provide PQFP signal
for detailed
See
35

Related parts for HBLXT9785EHC.B2Q E000