MT48LC16M16LFFG Micron Technology Inc, MT48LC16M16LFFG Datasheet - Page 6

no-image

MT48LC16M16LFFG

Manufacturer Part Number
MT48LC16M16LFFG
Description
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT48LC16M16LFFG

Lead Free Status / Rohs Status
Not Compliant
BALL DESCRIPTIONS
256Mb: x16 Mobile SDRAM
MobileRamY26L_B.p65 – Pub. 04/03
H3, H2, H1, G3, H9, G2,G1
A8, B9, B8, C9, C8, D9,
D8, E9, E1, D2, D1, C2,
H7, H8, J8, J7, J3, J2,
54-BALL FBGA
A3, B7, C3, D7,
C1, B2, B1, A2
A7, B3, C7, D3
F7, F8, F9
A9, E7, J9
A1, E3, J1
G7, G8
E8, F1
E2,
F2
F3
G9
SYMBOL
CAS#, RAS#,
DQ0–DQ15
BA0, BA1
A0–A12
LDQM,
UDQM
V
V
WE#
CLK
CKE
CS#
V
V
NC
DD
SS
DD
S S
Q
Q
TYPE
Supply
Supply
Supply
Supply
Input
Input
Input
Input
Input
Input
Input
I/O
Clock: CLK is driven by the system clock. All SDRAM input signals are sampled
on the positive edge of CLK. CLK also increments the internal burst counter
and controls the output registers.
Clock Enable: CKE activates (HIGH) and deactivates (LOW) the CLK signal.
Deactivating the clock provides PRECHARGE POWER-DOWN and SELF REFRESH
operation (all banks idle), ACTIVE POWER-DOWN (row active in any bank) or
CLOCK SUSPEND operation (burst/access in progress). CKE is synchronous except
after the device enters power-down and self refresh modes, where CKE
becomes asynchronous until after exiting the same mode. The input buffers,
including CLK, are disabled during power-down and self refresh modes,
providing low standby power. CKE may be tied HIGH.
Chip Select: CS# enables (registered LOW) and disables (registered HIGH) the
command decoder. All commands are masked when CS# is registered HIGH. CS#
provides for external bank selection on systems with multiple banks. CS# is
considered part of the command code.
Command Inputs: CAS#, RAS#, and WE# (along with CS#) define the
command being entered.
Input/Output Mask: DQM is sampled HIGH and is an input mask signal for
write accesses and an output enable signal for read accesses. Input data is
masked during a WRITE cycle. The output buffers are placed in a High-Z state
(two-clock latency) when during a READ cycle. LDQM corresponds to DQ0–DQ7,
UDQM corresponds to DQ8–DQ15. LDQM and UDQM are considered same
state when referenced as DQM.
Bank Address Input(s): BA0 and BA1 define to which bank the ACTIVE, READ,
WRITE or PRECHARGE command is being applied. These pins also provide the
op-code during a LOAD MODE REGISTER command
Address Inputs: A0–A12 are sampled during the ACTIVE command (row-
address A0–A12) and READ/WRITE command (column-address A0–A8; with A10
defining auto precharge) to select one location out of the memory array in the
respective bank. A10 is sampled during a PRECHARGE command to determine if
all banks are to be precharged (A10 HIGH) or bank selected by BA0, BA1 (LOW).
The address inputs also provide the op-code during a LOAD MODE REGISTER
command.
Data Input/Output: Data bus
No Connect: This pin should be left unconnected.
DQ Power: Provide isolated power to DQs for improved noise immunity.
DQ Ground: Provide isolated ground to DQs for improved noise immunity.
Power Supply: Voltage dependant on option.
Ground.
6
Micron Technology, Inc., reserves the right to change products or specifications without notice.
DESCRIPTION
MOBILE SDRAM
©2003 Micron Technology, Inc. All rights reserved.
256Mb: x16
PRELIMINARY

Related parts for MT48LC16M16LFFG