HD64570F16 Renesas Electronics America, HD64570F16 Datasheet - Page 91

no-image

HD64570F16

Manufacturer Part Number
HD64570F16
Description
IC SCA SRL COMM ADAPTER 88QFP
Manufacturer
Renesas Electronics America
Datasheet

Specifications of HD64570F16

Applications
ISDN
Interface
Serial
Voltage - Supply
4.75 V ~ 5.25 V
Package / Case
88-QFP
Mounting Type
Surface Mount
Operating Supply Voltage (typ)
5V
Operating Supply Voltage (min)
4.5V
Operating Supply Voltage (max)
5.5V
Operating Temp Range
-20C to 75C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64570F16
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64570F16
Manufacturer:
HIT
Quantity:
1 000
Part Number:
HD64570F16
Manufacturer:
HITACHI/日立
Quantity:
20 000
Part Number:
HD64570F16V
Manufacturer:
INFINEON
Quantity:
12 000
Note:
Read cycle
When R/W is high, if HDS or LDS is low (active) at the rising clock edge between the T
T
on the falling clock edge in the T
the T
WAIT output active high and lets the data bus float. The read cycle can be extended by
delaying the high transition of HDS or LDS.
Write cycle
When R/W is low, if HDS or LDS is low (active) at the rising clock edge between the T
T
stores the data in the register specified by the address. HDS or LDS must remain low until the
falling clock edge in the T
SCA drives the WAIT output active high.
CLK
A to A
AS
CS
HDS, LDS
D to D
(In)
R/W
WAIT
D to D
(Out)
2
3
0
1
0
states, the SCA outputs the contents of the register specified by the address on the data bus
states, the SCA latches the data on the data bus on the falling clock edge in the T
5
State numbers do not match MPU state numbers.
state. When HDS or LDS goes high (inactive), the cycle ends: the SCA then drives the
15
15
7
Figure 3.12 Slave Mode Bus Timing Sequence in CPU Mode 3
T
1
Read cycle SCA
T
Register address
2
5
state. When HDS or LDS goes high (inactive), the cycle ends: the
T
3
3
state. HDS or LDS must remain low until the beginning of
Output data
T
4
MPU
T
5
T
1
Write cycle MPU
T
2
Register address
Data latch point
T
3
Input data
Rev. 0, 07/98, page 75 of 453
T
4
SCA
T
5
3
state, and
2
1
and
and

Related parts for HD64570F16