IBM25PPC750FL-GR0133T IBM MICROELECTRONICS, IBM25PPC750FL-GR0133T Datasheet - Page 38

no-image

IBM25PPC750FL-GR0133T

Manufacturer Part Number
IBM25PPC750FL-GR0133T
Description
MPU 750xx RISC 32-Bit 0.13um 600MHz 1.8V/2.5V/3.3V 750-Pin CBGA Tray
Manufacturer
IBM MICROELECTRONICS
Datasheet

Specifications of IBM25PPC750FL-GR0133T

Package
750CBGA
Device Core
PowerPC
Family Name
750xx
Number Of Cpu Cores
1
Data Bus Width
32 Bit
Maximum Speed
600 MHz
I/o Voltage
1.8|2.5|3.3 V
Operating Temperature
-40 to 105 °C
PowerPC 750FL RISC Microprocessor
5. System Design Information
This section provides electrical and thermal design recommendations for the successful application of the
750FL microprocessor. For more information, see the IBM PowerPC 750L/CXe/FX/GX Microprocessor
Frequently Asked Questions, the IBM PowerPC 750FX and 750FL RISC Microprocessor Errata List DD2.X,
any applicable PCNs, and the other PowerPC documentation and application notes in the PowerPC Tech-
nical Library at
5.1 PLL Considerations
The 750FL design includes two phase-locked loops (PLLs), PLL0 and PLL1, allowing the processor clock
frequency to dynamically change between the PLL frequencies through software control. Use the bits in the
HID1 register to specify the following settings:
For HID1 bit definitions, see the IBM PowerPC 750FX and 750FL RISC Microprocessor User’s Manual.
At power-on reset, the HID1 register contains zeros for all the non-read-only bits (bits 7 − 31). This configura-
tion corresponds to the selection of PLL0 as the source of the processor clocks and selects the external
configuration and range pins to control PLL0. The external configuration and range pin values are accessible
to software using HID1 read-only bits 0 − 6. PLL1 is always controlled by its internal configuration and range
bits. The HID1 setting associated with hard reset corresponds to a PLL1 configuration of clock off, and selec-
tion of the medium frequency range.
HRESET must be asserted during power up long enough for the PLLs to lock and for the internal hardware to
be reset. When this timing is satisfied, HRESET can be negated. The processor then proceeds to execute
instructions, clocked by PLL0 as configured through the external pins. The processor clock frequency can be
modified from this initial setting in one of two ways. First, as with earlier designs, HRESET can be asserted,
and the external configuration pins can be set to a new value. The machine state is reset in this process, and,
as always, HRESET must be held asserted while the PLL relocks, and the internal state is reset. Second, the
introduction of another PLL provides an alternative means of changing the processor clock frequency, which
does not involve the loss of machine state nor a delay for PLL relock.
The following sequence can be used to change processor clock frequency:
Note: Assume PLL0 is currently the source for the processor clock.
System Design Information
Page 38 of 65
1. The frequency range of each PLL
2. The clock multiplier for each PLL
3. External or internal control of PLL0
4. Which PLL is selected as the source of the processor clock.
1. Configure PLL1 to produce the required clock frequency by setting HID1[PR1] and HID1[PC1] to the
2. Wait for PLL1 to lock. The lock time is the same for both PLLs and is provided in the hardware specifica-
3. Set HID1[PS] to 1 to initiate the transition from PLL0 to PLL1 as the source of the processor clocks.
appropriate values.
tion.
From the time the HID1 register is updated to select the new PLL, the transition to the new clock fre-
quency is completed within three bus cycles. After the transition, the HID(PSS) bit indicates which PLL is
in use.
http://www.ibm.com/chips/techlib/
750flds60.fm.6.0
Preliminary
April 27, 2007

Related parts for IBM25PPC750FL-GR0133T