mc68ec060 Freescale Semiconductor, Inc, mc68ec060 Datasheet - Page 227

no-image

mc68ec060

Manufacturer Part Number
mc68ec060
Description
Mc68060 Superscalar 68k Microprocessor Including The Lc060 And Ec060
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mc68ec060RC50
Manufacturer:
NXP
Quantity:
1 746
Part Number:
mc68ec060ZU50
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc68ec060ZU66
Manufacturer:
MOTOROLA
Quantity:
256
Part Number:
mc68ec060ZU66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc68ec060ZU66
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Part Number:
mc68ec060ZU75
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Bus Operation
setup and hold times to BCLK (specifications #51 and #52 in Section 12 Electrical and
Thermal Characteristics) only if recognition by a specific BCLK rising edge is required and
for configuration settings to be registered on the rising BCLK edge shown in Figure 7-48.
TS must be pulled up or negated during reset. Once RSTI negates, the processor is inter-
nally held in reset for another 27 CLK cycles. During the reset period, all signals that can be,
are three-stated, and the remaining signals are driven to their inactive state. Once RSTI
negates, all bus signals continue to remain in a high-impedance state until the processor is
granted the bus. If BG is negated to the processor, the bus is three-stated, and no bus cycle
activity is present until BG is asserted. Afterwards, the first bus cycle for reset exception pro-
cessing begins. In Figure 7-48 the processor assumes implicit bus ownership on reset
before the first bus cycle begins. The levels on IPLx and D15–D0 are used to selectively
enable the special modes of operation when RSTI is negated. These signals are registered
into the processor on the last rising edge of BCLK in which RSTI is sampled low. These sig-
nals should be driven to their normal levels before the end of the 27-CLK internal reset
period.
7-72
IPL2–IPL0
SIGNALS
V CC
D15-D0,
+3.3 V
BCLK
RSTI
BUS
BTT
TIP
0 V
BG
TS
BR
BB
NOTE: For the processor to begin bus cycles after reset, BG must be asserted, TS must be negated or pulled up. If bus arbitration activity
is started by an alternate master (TS asserted), BTT must be asserted (or BB transition from asserted to negated) eventually to indicate
an end to the alternate master's tenure.
Figure 7-48. Initial Power-On Reset Timing
BCLK CYCLES
t 10
>
M68060 USER’S MANUAL
CLK CYCLES
27
MOTOROLA

Related parts for mc68ec060