mt9075bpr1 Zarlink Semiconductor, mt9075bpr1 Datasheet - Page 4

no-image

mt9075bpr1

Manufacturer Part Number
mt9075bpr1
Description
E1 Single Chip Transceiver With Liu
Manufacturer
Zarlink Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT9075BPR1
Manufacturer:
TI
Quantity:
5
Pin Description
PLCC MQFP
10
11
1
2
3
4
5
6
7
8
9
Pin #
66
67
68
69
70
71
72
73
74
83
84
RESET
DS/RD
Name
OSC1
OSC2
CSTo
DSTo
CSTi
DSTi
V
V
CS
SS
DD
Oscillator Input. This pin is either connected via a 20.000 MHz crystal to OSC2 where a
crystal is used, or is directly driven when a 20.000 MHz oscillator is employed (see
Figures 6 and 7). CMOS input switching level.
Oscillator Output. Not suitable for driving other devices.
Negative Power Supply (Input). Digital ground.
Positive Power Supply (Input). Digital supply (+5V ± 5%).
Control ST-BUS Output. CSTo carries one of the following two serial streams for CAS
and CCS respectively:
(i) A 2.048 Mbit/s ST-BUS status stream which contains the 30 receive signalling nibbles
(ABCDZZZZ or ZZZZABCD). The most significant nibbles of each ST-BUS time slot are
valid and the least significant nibbles of each ST-BUS time slot are tristated when control
bit MSN (page 01H, address 1AH, bit 1) is set to 1. If MSN=0, the position of the valid
and tristated nibbles is reversed.
(ii) A 64 kb/s output when the 64 KHz common channel signalling option is selected
(page 01H, address 1AH, bit 0, 64KCCS =1) for channel 16.
Control ST-BUS Input. CSTi carries one of the following two serial streams for CAS and
CCS respectively:
(i) A 2.048 Mbit/s ST-BUS control stream which contains the 30 transmit signalling
nibbles (ABCDXXXX or XXXXABCD) when page 01H, address 1AH, bit 3, RPSIG=0.
When RPSIG=1 this pin has no function. The most significant nibbles of each ST-BUS
time slot are valid and the least significant nibbles of each ST-BUS time slot are ignored
when control bit MSN (page 01H, address 1AH, bit 1) is set to 1. If MSN=0, the position
of the valid and ignored nibbles is reversed.
(ii) A 64 kb/s input when the 64 KHz common channel signalling option is selected (page
01H, address 1AH, bit 0, 64KCCS =1) for channel 16.
Data ST-BUS Output. A 2.048 Mbit/s serial stream which contains the 30 PCM or
data channels received on the PCM 30 line.
Data ST-BUS Input. A 2.048 Mbit/s serial stream which contains the 30 PCM or data
channels to be transmitted on the PCM 30 line.
Data/Read Strobe (Input).
In Motorola mode (DS), this input is the active low data strobe of the microprocessor
interface.
In Intel mode (RD), this input is the active low read strobe of the microprocessor
interface.
Chip Select (Input). This active low input enables the non-multiplexed parallel
microprocessor interface of the MT9075B. When CS is set to high, the
microprocessor interface is idle and all bus I/O pins will be in a high impedance state.
RESET (Input). This active low input puts the MT9075B in a reset condition. RESET
should be set to high for normal operation. The MT9075B should be reset after power-
up. The RESET pin must be held low for a minimum of 1µsec. to reset the device
properly.
Zarlink Semiconductor Inc.
MT9075B
4
Description
Data Sheet

Related parts for mt9075bpr1