kfm2g16q2m-deb8 Samsung Semiconductor, Inc., kfm2g16q2m-deb8 Datasheet - Page 102
kfm2g16q2m-deb8
Manufacturer Part Number
kfm2g16q2m-deb8
Description
2gb Muxonenand M-die
Manufacturer
Samsung Semiconductor, Inc.
Datasheet
1.KFM2G16Q2M-DEB8.pdf
(177 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
KFM2G16Q2M-DEB8
Manufacturer:
SAMSUNG
Quantity:
16 062
Company:
Part Number:
KFM2G16Q2M-DEB8
Manufacturer:
NA
Quantity:
660
- Current page: 102 of 177
- Download datasheet (4Mb)
MuxOneNAND2G(KFM2G16Q2M-DEBx)
MuxOneNAND4G(KFN4G16Q2M-DEBx)
FLASH MEMORY
MuxOneNAND8G(KFK8G16Q2M-DEBx)
3.9
Synchronous Burst Block Read Operation
(RM=1, WM=X)
See Timing Diagram 6.3 and 6.4.
MuxOneNAND is internally composed of two DataRAMs and NAND Flash Array. And for host to read data from NAND Cell Array,
load operation which moves data from NAND Cell Array to DataRAM is required. After this load operation, host may use various read
mode, such as synchronous burst read or asynchronous read, to read data from MuxOneNAND.
But these types of read mode require issuing of address and Load Command for each page, and CPU had the burden of calculating
address to be read. To solve this burden, Synchronous Burst Block Read Mode is introduced, which enables host to read the data of
succeeding page with CLK toggle, after initial address setting and command input. This Synchronous Burst Block Read is intended to
transfer continuous massive data in NAND Flash Array at high speed, and it sequentially reads out data only from Main Area, where
large sized data is stored.
The addresses set for Synchronous Burst Block Read is Start Page Address(FPA), Number of Page(FPC) and BSA. Note that the
number of page set by FPC should not exceed the block boundary, since page wrap-around is not supported. And from the start page
address to desired number of page, Synchronous Burst Block Read will output data by CLK toggle and CE enable/disable. FPC must
be set from 3pages to 64pages. (Refer to 2.8.13)
The Host can access MuxOneNAND during Synchronous Burst Block Read in between every 1-page of read cycle. When host
accesses DataRAMs, the address of DataRAMs must be a multiple of 4. In doing this, INT pin or bit is used as indicator signal. Thus,
before host reads 1-page data from DataRAM, host must confirm INT pin or bit return low to high, and then enable CE to read 1-page
of data. And when host read operation for this 1-page is done, INT will automatically turn low. Note that INT auto mode is a mandatory
option for Synchronous Burst Block Read, and WE must always be set high throughout this operation.
Therefore, the steps are as follows;
1. Host will deassert CE of MuxOneNAND after checking the indicator(INT pin / bit) turn low.
2. And then assert the CE of other device to perform another operation.
3. Then disable this other device by deasserting CE when desired operation is done.
4. Once the host confirms the INT pin or bit of MuxOneNAND turn low to high, host may read the data of following page by asserting
CE(refer to synchronous burst block read operation timing).
Return of INT pin to high implies the internal load operation from NAND Flash Array to DataRAM is complete. Also, even when the
host is NOT accessing other device, this assert/deassert of CE step is necessary.
To read data from this loaded 1 page, same 4, 8, 16, 32, continuous (1K word) linear burst read operation of synchronous burst read
may be utilized.
In conclusion, by supporting indicator signal such as INT pin or bit, host may access other device without terminating continuous lin-
ear synchronous burst block read, while using continuous linear burst read mode as synchronous block read within 1 block between
every (n) page and (n+1) page. (refer to synchronous burst block read boundary)
For 1 bit error during Synchronous Burst Block Read, ECC correction will be done automatically, and Controller Status Regis-
ter(F240h) will show ’load ok’ status. On the other hand, for 2 bit error during Synchronous Burst Block Read, ECC correction is not
possible, and Controller Status Register(F240h) will show ’load fail’ status.
102
Related parts for kfm2g16q2m-deb8
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
Transistor,mosfet,n-channel,200v V Br Dss,5.9a
Manufacturer:
Samsung Semiconductor, Inc.
Datasheet:
Part Number:
Description:
Samsung Power Switch
Manufacturer:
Samsung Semiconductor, Inc.
Datasheet:
Part Number:
Description:
Samsung Pm410 Ssd 1.8 Lif 128/64gb
Manufacturer:
Samsung Semiconductor, Inc.
Datasheet:
Part Number:
Description:
Low Voltage Audio Power Amp
Manufacturer:
Samsung Semiconductor, Inc.
Datasheet:
Part Number:
Description:
Dual Equalizer Amplifier With Alc
Manufacturer:
Samsung Semiconductor, Inc.
Datasheet:
Part Number:
Description:
Low Dropout Voltage Regulator
Manufacturer:
Samsung Semiconductor, Inc.
Datasheet:
Part Number:
Description:
1 Chip Codec For Digital Answering Phone
Manufacturer:
Samsung Semiconductor, Inc.
Datasheet:
Part Number:
Description:
10/15 Ch Pll
Manufacturer:
Samsung Semiconductor, Inc.
Datasheet:
Part Number:
Description:
Flextm Roaming Decoder Ii
Manufacturer:
Samsung Semiconductor, Inc.
Datasheet:
Part Number:
Description:
128k X 8bit Low Power And Low Voltage Cmos Statinc Ram
Manufacturer:
Samsung Semiconductor, Inc.
Datasheet:
Part Number:
Description:
Ballast/backlight Controller/driver,sop,20pin,plastic
Manufacturer:
Samsung Semiconductor, Inc.
Datasheet:
Part Number:
Description:
3 Channel R.g.b Video Amplifier
Manufacturer:
Samsung Semiconductor, Inc.
Datasheet:
Part Number:
Description:
Rgb Encoder For Pal/ntsc
Manufacturer:
Samsung Semiconductor, Inc.
Datasheet:
Part Number:
Description:
R/g/b Video Amplifier With Osd Interface For Monitors
Manufacturer:
Samsung Semiconductor, Inc.
Datasheet:
Part Number:
Description:
Remote Control Preamplifier
Manufacturer:
Samsung Semiconductor, Inc.
Datasheet: