sed1374 ETC-unknow, sed1374 Datasheet - Page 307

no-image

sed1374

Manufacturer Part Number
sed1374
Description
Sed1374 Embedded Memory Color Lcd Controller
Manufacturer
ETC-unknow
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
sed137460B5
Manufacturer:
HIROSE
Quantity:
49 000
Part Number:
sed1374F0A
Manufacturer:
EPSON
Quantity:
650
Part Number:
sed1374FOA
Manufacturer:
NICHIA
Quantity:
12 000
Part Number:
sed1374FOA
Manufacturer:
EPSON/爱普生
Quantity:
20 000
Epson Research and Development
Vancouver Design Center
3.2 Generic #2 Interface Mode
Interfacing to the NEC VR4102™ Microprocessor
Issue Date: 99/01/05
Two other configuration options (CNF[4:3]) are also made at time of hardware reset:
• endian mode setting (big endian or little endian).
• polarity of the LCDPWR signal.
The capability to select the endian mode independent of the host bus interface offers more
flexibility in configuring the SED1374 with other CPUs.
For details on configuration, refer to the SED1374 Hardware Functional Specification,
Generic #2 interface mode is a general and non-processor-specific interface mode on the
SED1374. The Generic # 2 interface mode was chosen for this interface due to the
simplicity of its timing and compatibility with the VR4102 control signals.
The interface requires the following signals:
• BUSCLK is a clock input which synchronizes transfers between the host CPU and the
• The address inputs AB0 through AB15, and the data bus DB0 through DB15, connect
• Chip Select (CS#) is driven by decoding the high-order address lines to select the proper
• WE1# is the high byte enable for both read and write cycles and WE0# is the enable
• RD# is the read enable for the SED1374, to be driven low when the host CPU is reading
• WAIT# is a signal which is output from the SED1374 to the host CPU that indicates
document number X26A-A-001-xx.
SED1374. It is separate from the input clock (CLKI) and is typically driven by the host
CPU system clock.
directly to the CPU address and data bus, respectively. On 32-bit big endian architec-
tures such as the Power PC, the data bus would connect to the high-order data lines; on
little endian hosts, or 16-bit big endian hosts, they would connect to the low-order data
lines. The hardware engineer must ensure that CNF3 selects the proper endian mode
upon reset.
IO or memory address space.
signal for a write access. These must be generated by external decode hardware based
upon the control outputs from the host CPU.
data from the SED1374. RD# must be generated by external decode hardware based
upon the control outputs from the host CPU.
when data is ready (read cycle) or accepted (write cycle) on the host bus. Since host
CPU accesses to the SED1374 may occur asynchronously to the display update, it is
possible that contention may occur in accessing the 1374 internal registers and/or
X26A-G-008-04
SED1374
Page 11

Related parts for sed1374