sed1374 ETC-unknow, sed1374 Datasheet - Page 326

no-image

sed1374

Manufacturer Part Number
sed1374
Description
Sed1374 Embedded Memory Color Lcd Controller
Manufacturer
ETC-unknow
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
sed137460B5
Manufacturer:
HIROSE
Quantity:
49 000
Part Number:
sed1374F0A
Manufacturer:
EPSON
Quantity:
650
Part Number:
sed1374FOA
Manufacturer:
NICHIA
Quantity:
12 000
Part Number:
sed1374FOA
Manufacturer:
EPSON/爱普生
Quantity:
20 000
Page 12
4 PC Card to SED1374 Interface
4.1 Hardware Connections
SED1374
X26A-G-009-02
PC Card socket
RESET
D[15:0]
A[15:0]
WAIT#
REG#
CE1#
CE2#
WE#
Figure 4-1: Typical Implementation of PC Card to SED1374 Interface
OE#
The SED1374 is interfaced to the PC Card interface with a minimal amount of glue logic.
A PAL is used to decode the write and read signals of the PC Card bus to generate RD#,
RD/WR#, WE0#, WE1#, and CS# for the SED1374. The PAL also inverts the reset signal
of the PC card since it is active high and the SED1374 uses an active low reset. For PAL
equations for this implementation refer to Section 4.3, “PAL Equations” on page 14.
In this implementation, the address inputs (AB[15:0]) and data bus (DB[15:0] connect
directly to the CPU address (A[15:0]) and data bus (D[15:0]).
The PC Card interface does not provide a bus clock, so one must be supplied for the
SED1374. Since the bus clock frequency is not critical, nor does it have to be synchronous
to the bus signals, it may be the same as CLKI.
BS# (bus start) is not used by Generic #1 mode but is used to configure the SED1374 for
Generic #1 and should be tied low (connected to GND).
The following diagram shows a typical implementation of the PC Card to SED1374
interface.
15K pull-up
PAL16L8-15
Oscillator
Epson Research and Development
RESET#
AB[15:0]
DB[15:0]
WAIT#
RD#
RD/WR#
WE0#
WE1#
CS#
BUSCLK
CLKI
Interfacing to the PC Card Bus
SED1374
Vancouver Design Center
Issue Date: 98/12/10

Related parts for sed1374