HD6417034B RENESAS [Renesas Technology Corp], HD6417034B Datasheet - Page 240

no-image

HD6417034B

Manufacturer Part Number
HD6417034B
Description
32-Bit RISC Microcomputer
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417034BVFN20
Manufacturer:
RENESAS
Quantity:
101
Part Number:
HD6417034BVFN20
Manufacturer:
RENESAS
Quantity:
482
Part Number:
HD6417034BVFW20
Manufacturer:
MITSUBISHI
Quantity:
101
Part Number:
HD6417034BVXN20
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 9 Direct Memory Access Controller (DMAC)
Rev. 7.00 Jan 31, 2006 page 214 of 658
REJ09B0272-0700
DREQ pin sampling timing in burst mode
In burst mode, the sampling timing differs depending on whether DREQ is detected by edge or
level.
When DREQ input is being detected by edge, once the falling edge of the DREQ signal is
detected, the DMA transfer continues until the transfer end conditions are satisfied, regardless
of the status of the DREQ pin. No sampling happens during this time. After the transfer ends,
sampling occurs every state until the TE bit of CHCR is cleared.
When DREQ input is being detected by level, once the DREQ input is detected, subsequent
sampling is performed at the end of every CPU or DMAC bus cycle in single address mode. In
dual address mode, subsequent sampling is performed at the start of every DMAC read cycle.
In both single address mode and dual address mode, if no DREQ input is detected at this time,
subsequent sampling occurs at every state.
Figures 9.23 and 9.24 show the DREQ pin sampling timing in burst mode when DREQ input is
detected by low level.
Figure 9.22 DREQ
Bus cycle
Note: When DREQ is negated at the fourth state of the DMAC cycle, the next DMA
Detection and DACK Active-Low) (Dual Address Mode, Bus Cycle = Address/Data
DREQ
DACK
CK
transfer will be executed because the sampling is performed at the second state
of the DMAC cycle.
DREQ Sampling Timing in Cycle-Steal Mode (Output with DREQ
DREQ
DREQ
CPU
CPU
CPU
Multiplex I/O Bus Cycle)
T1
DMAC(R)
T2
T3
T4
DMAC
(W)
CPU
DMAC (W): DMAC write cycle
DMAC (R): DMAC read cycle
T1
DMAC (R)
T2
T3
T4
DMAC
(W)
DREQ Level
DREQ
DREQ
CPU

Related parts for HD6417034B