MT41J256M8JE-15E:A Micron Technology Inc, MT41J256M8JE-15E:A Datasheet - Page 180

no-image

MT41J256M8JE-15E:A

Manufacturer Part Number
MT41J256M8JE-15E:A
Description
IC DDR3 SDRAM 2GBIT 82FBGA
Manufacturer
Micron Technology Inc
Type
DDR3 SDRAMr
Datasheets

Specifications of MT41J256M8JE-15E:A

Format - Memory
RAM
Memory Type
DDR3 SDRAM
Memory Size
2G (256M x 8)
Speed
667MHz
Interface
Parallel
Voltage - Supply
1.425 V ~ 1.575 V
Operating Temperature
0°C ~ 95°C
Package / Case
82-FBGA
Organization
256Mx8
Address Bus
18b
Maximum Clock Rate
1.333GHz
Operating Supply Voltage (typ)
1.5V
Package Type
FBGA
Operating Temp Range
0C to 95C
Operating Supply Voltage (max)
1.575V
Operating Supply Voltage (min)
1.425V
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT41J256M8JE-15E:A
Manufacturer:
MICRON
Quantity:
985
Part Number:
MT41J256M8JE-15E:A
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Table 81: Power-Down Modes
PDF: 09005aef826aaadc
2Gb_DDR3_SDRAM.pdf – Rev. K 04/10 EN
DRAM State
Active (any bank open)
Precharged
(all banks precharged)
“Don’t Care”
MR1[12]
exit mode precharge power-down. A summary of the two power-down modes is listed
in Table 81 (page 180).
While in either power-down state, CKE is held LOW, RESET# is held HIGH, and a stable
clock signal must be maintained. ODT must be in a valid state but all other input signals
are a “Don’t Care.” If RESET# goes LOW during power-down, the DRAM will switch out
of power-down mode and go into the reset state. After CKE is registered LOW, CKE
must remain LOW until
power-down duration is
The power-down states are synchronously exited when CKE is registered HIGH (with a
required NOP or DES command). CKE must be maintained HIGH until
satisfied. A valid, executable command may be applied after power-down exit latency,
t
For specific CKE-intensive operations, for example, repeating a power-down exit to re-
fresh to power-down entry sequence, the number of clock cycles between power-down
exit and power-down entry may not be sufficient enough to keep the DLL properly up-
dated. In addition to meeting
power-down exit and power-down entry, two other conditions must be met. First,
must be satisfied before issuing the REFRESH command. Second,
fied before the next power-down may be entered. An example is shown in Figure 106
(page 186).
XP
1
0
t
XPDLL, have been satisfied. A summary of the power-down modes is listed below.
DLL State
Off
On
On
t
PD (MIN) has been satisfied. The maximum time allowed for
t
Down Exit
PD (MAX) (9 ×
Power-
Slow
Fast
Fast
180
t
PD when the REFRESH command is used in between
t
t
t
locked (READ, RDAP, or ODT on)
t
XP to any other valid command
XP to any other valid command
XPDLL to commands that require the DLL to be
XP to any other valid command
Micron Technology, Inc. reserves the right to change products or specifications without notice.
t
REFI).
2Gb: x4, x8, x16 DDR3 SDRAM
Relevant Parameters
Power-Down Mode
© 2006 Micron Technology, Inc. All rights reserved.
t
XPDLL must be satis-
t
CKE has been
t
XP

Related parts for MT41J256M8JE-15E:A