OM11014 NXP Semiconductors, OM11014 Datasheet - Page 37

BOARD EVAL FOR LPC2919

OM11014

Manufacturer Part Number
OM11014
Description
BOARD EVAL FOR LPC2919
Manufacturer
NXP Semiconductors
Series
Keilr
Type
MCUr
Datasheet

Specifications of OM11014

Contents
Board, Cable, CD
For Use With/related Products
LPC2919
Lead Free Status / RoHS Status
Not applicable / Not applicable
Other names
568-4360
NXP Semiconductors
LPC2917_19_1
Product data sheet
Fig 10. PWM block diagram
APB system bus
IRQ capt_match
IRQ pwm
8.7.6.3 Synchronizing the PWM counters
The PWM block diagram in
functionality is split into two major parts, a APB domain and a PWM domain, both of which
run on clocks derived from the BASE_MSCSS_CLK. This split into two domains affects
behavior from a system-level perspective. The actual PWM and prescale counters are
located in the PWM domain but system control takes place in the APB domain.
The actual PWM consists of two counters; a 16-bit prescale counter and a 16-bit PWM
counter. The position of the rising and falling edges of the PWM outputs can be
programmed individually. The prescale counter allows high system bus frequencies to be
scaled down to lower PWM periods. Registers are available to capture the PWM counter
values on external events.
Note that in the Modulation and Sampling SubSystem, each PWM has its individual clock
source CLK_MSCSS_PWMx (x runs from 0 to 3). Both the prescale and the timer
counters within each PWM run on this clock CLK_MSCSS_PWMx, and all time references
are related to the period of this clock. See
these clocks.
A mechanism is included to synchronize the PWM period to other PWMs by providing a
sync input and a sync output with programmable delay. Several PWMs can be
synchronized using the trans_enable_in/trans_enable_out and sync_in/sync_out ports.
See
in the LPC2917/19. PWM 0 can be master over PWM 1; PWM 1 can be master over
PWM 2, etc.
Section 8.7.2.1
REGISTERS
CONTROL
PWM
&
for details of the connections of the PWM modules within the MSCSS
PWM counter value
Rev. 01 — 31 July 2008
capture data
config data
APB DOMAIN
update
Figure 10
IRQ's
shows the basic architecture of each PWM. PWM
PWM DOMAIN
Section 8.8
ARM9 microcontroller with CAN and LIN
sync_out
sync_in
REGISTERS
COUNTER,
PRESCALE
COUNTER
SHADOW
for information on generation of
PWM,
transfer_enable_in
transfer_enable_out
&
LPC2917/19
© NXP B.V. 2008. All rights reserved.
match outputs
capture inputs
trap input
carrier inputs
002aad837
37 of 67

Related parts for OM11014