LPC3130FET180,551 NXP Semiconductors, LPC3130FET180,551 Datasheet - Page 17

IC ARM9 MCU 180MHZ 180-TFBGA

LPC3130FET180,551

Manufacturer Part Number
LPC3130FET180,551
Description
IC ARM9 MCU 180MHZ 180-TFBGA
Manufacturer
NXP Semiconductors
Series
LPC3000r
Datasheet

Specifications of LPC3130FET180,551

Package / Case
180-TFBGA
Core Processor
ARM9
Core Size
32-Bit
Speed
180MHz
Connectivity
EBI/EMI, I²C, MMC, SPI, UART/USART, USB OTG
Peripherals
DMA, I²S, LCD, PWM, WDT
Program Memory Type
ROMless
Ram Size
96K x 8
Voltage - Supply (vcc/vdd)
1.1 V ~ 3.6 V
Data Converters
A/D 4x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Processor Series
LPC31
Core
ARM926EJ-S
Data Bus Width
16 bit, 32 bit
Data Ram Size
96 KB
Interface Type
I2C/I2S/UART/USB
Maximum Clock Frequency
180 MHz
Number Of Timers
4
Operating Supply Voltage
2.7 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Minimum Operating Temperature
- 40 C
On-chip Adc
4-ch x 10-bit
Cpu Family
LPC3000
Device Core
ARM926EJ-S
Device Core Size
16/32Bit
Frequency (max)
180MHz
Program Memory Size
Not Required
Total Internal Ram Size
96KB
Number Of Timers - General Purpose
4
Operating Supply Voltage (typ)
1.2/1.8/2.8/3.3/5V
Operating Supply Voltage (max)
1.3/3.6V
Operating Supply Voltage (min)
1/1.1/1.65/2.7V
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
180
Package Type
TFBGA
Package
180TFBGA
Family Name
LPC3000
Maximum Speed
180 MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
568-4850 - KIT EVAL FOR LPC313X568-4062 - DEBUGGER J-LINK JTAG568-4061 - DEBUGGER U-LINK2 JTAG FOR NXP
Number Of I /o
-
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-4696
935288013551
LPC3130FET180-S

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC3130FET180,551
Quantity:
9 999
Part Number:
LPC3130FET180,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
LPC3130_3131
Preliminary data sheet
6.6 External Bus Interface (EBI)
6.7 Internal ROM Memory
The EBI module acts as multiplexer with arbitration between the NAND flash and the
SDRAM/SRAM memory modules connected externally through the MPMC.
The main purpose for using the EBI module is to save external pins. However only data
and address pins are multiplexed. Control signals towards and from the external memory
devices are not multiplexed.
Table 7.
The internal ROM memory is used to store the boot code of the LPC3130/3131. After a
reset, the ARM processor will start its code execution from this memory.
The LPC3130/3131 ROM memory has the following features:
The boot ROM determines the boot mode based on reset state of GPIO0, GPIO1, and
GPIO2 pins. To ensure that GPIO0, GPIO1 and GPIO2 pins come up as inputs, pins
TRST_N and JTAGSEL must be LOW during power-on reset (see UM10314 JTAG
chapter for details).
LPC3130/3131:
Module
External SRAM0
External SRAM1
External SDRAM0 0x3000 0000
– extended wait
One chip select for synchronous memory and two chip selects for static memory
devices.
Power-saving modes.
Dynamic memory self-refresh mode supported.
Controller support for 2 k, 4 k, and 8 k row address synchronous memory parts.
Support for all AHB burst types.
Little and big-endian support.
Support for the External Bus Interface (EBI) that enables the memory controller pads
to be shared.
Supports booting from SPI flash, NAND flash, SD/SDHC/MMC cards, UART, and
USB (DFU class) interfaces.
Supports option to perform CRC32 checking on the boot image.
Supports booting from managed NAND devices such as moviNAND, iNAND,
eMMC-NAND and eSD-NAND using SD/MMC boot mode.
Contains pre-defined MMU table (16 kB) for simple systems.
Memory map of the external SRAM/SDRAM memory modules
All information provided in this document is subject to legal disclaimers.
Maximum address space
0x2000 0000
0x2000 0000
0x2002 0000
0x2002 0000
Table 8
Rev. 1.04 — 27 May 2010
shows the various boot modes supported on the
Low-cost, low-power ARM926EJ-S microcontrollers
0x2000 FFFF
0x2001 FFFF
0x2002 FFFF
0x2003 FFFF
0x37FF FFFF
Data width
8 bit
16 bit
8 bit
16 bit
16 bit
LPC3130/3131
© NXP B.V. 2010. All rights reserved.
64 kB
128 kB
64 kB
128 kB
128 MB
Device size
17 of 72

Related parts for LPC3130FET180,551