LPC3130FET180,551 NXP Semiconductors, LPC3130FET180,551 Datasheet - Page 20

IC ARM9 MCU 180MHZ 180-TFBGA

LPC3130FET180,551

Manufacturer Part Number
LPC3130FET180,551
Description
IC ARM9 MCU 180MHZ 180-TFBGA
Manufacturer
NXP Semiconductors
Series
LPC3000r
Datasheet

Specifications of LPC3130FET180,551

Package / Case
180-TFBGA
Core Processor
ARM9
Core Size
32-Bit
Speed
180MHz
Connectivity
EBI/EMI, I²C, MMC, SPI, UART/USART, USB OTG
Peripherals
DMA, I²S, LCD, PWM, WDT
Program Memory Type
ROMless
Ram Size
96K x 8
Voltage - Supply (vcc/vdd)
1.1 V ~ 3.6 V
Data Converters
A/D 4x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Processor Series
LPC31
Core
ARM926EJ-S
Data Bus Width
16 bit, 32 bit
Data Ram Size
96 KB
Interface Type
I2C/I2S/UART/USB
Maximum Clock Frequency
180 MHz
Number Of Timers
4
Operating Supply Voltage
2.7 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Minimum Operating Temperature
- 40 C
On-chip Adc
4-ch x 10-bit
Cpu Family
LPC3000
Device Core
ARM926EJ-S
Device Core Size
16/32Bit
Frequency (max)
180MHz
Program Memory Size
Not Required
Total Internal Ram Size
96KB
Number Of Timers - General Purpose
4
Operating Supply Voltage (typ)
1.2/1.8/2.8/3.3/5V
Operating Supply Voltage (max)
1.3/3.6V
Operating Supply Voltage (min)
1/1.1/1.65/2.7V
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
180
Package Type
TFBGA
Package
180TFBGA
Family Name
LPC3000
Maximum Speed
180 MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
568-4850 - KIT EVAL FOR LPC313X568-4062 - DEBUGGER J-LINK JTAG568-4061 - DEBUGGER U-LINK2 JTAG FOR NXP
Number Of I /o
-
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-4696
935288013551
LPC3130FET180-S

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC3130FET180,551
Quantity:
9 999
Part Number:
LPC3130FET180,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
LPC3130_3131
Preliminary data sheet
6.12 Interrupt controller (INTC)
Table 9:
The interrupt controller collects interrupt requests from multiple devices, masks interrupt
requests, and forwards the combined requests to the processor. The interrupt controller
also provides facilities to identify the interrupt requesting devices to be served.
This module has the following features:
Peripheral name
NAND flash controller
SPI
MCI
LCD interface
UART
I2C0/1-bus master/slave
I2S0/1 receive
I2S0/1 transmit
PCM interface
– Memory can be copied from the source address to the destination address with a
Memory to peripheral:
– Data is transferred from incrementing memory to a fixed address of a peripheral.
Peripheral to memory:
– Data is transferred from a fixed address of a peripheral to incrementing memory.
Supports single data transfers for all transfer types.
Supports burst transfers for memory to memory transfers. A burst always consists of
multiples of 4 (32 bit) words.
The DMA controller has 12 channels.
Scatter-gather is used to gather data located at different areas of memory. Two
channels are needed per scatter-gather action.
Supports byte, half word and word transfers, and correctly aligns it over the AHB bus.
Compatible with ARM flow control for single requests (sreq), last single requests
(lsreq), terminal count info (tc), and dma clearing (clr).
Supports swapping in endianess of the transported data.
The interrupt controller decodes all the interrupt requests issued by the on-chip
peripherals.
Two interrupt lines (Fast Interrupt Request (FIQ), Interrupt Request (IRQ)) to the ARM
core. The ARM core supports two distinct levels of priority on all interrupt sources,
FIQ for high priority interrupts and IRQ for normal priority interrupts.
Software interrupt request capability associated with each request input.
specified length, while incrementing the address for both the source and
destination.
The flow is controlled by the peripheral.
The flow is controlled by the peripheral.
Peripherals that support DMA access
All information provided in this document is subject to legal disclaimers.
Rev. 1.04 — 27 May 2010
Low-cost, low-power ARM926EJ-S microcontrollers
Supported Transfer Types
Memory to memory
Memory to peripheral and peripheral to memory
Memory to peripheral and peripheral to memory
Memory to peripheral
Memory to peripheral and peripheral to memory
Memory to peripheral and peripheral to memory
Peripheral to memory
Memory to peripheral
Memory to peripheral and peripheral to memory
LPC3130/3131
© NXP B.V. 2010. All rights reserved.
20 of 72

Related parts for LPC3130FET180,551