ATMEGA329V-8MU Atmel, ATMEGA329V-8MU Datasheet - Page 229

IC AVR MCU 32K 8MHZ 64-QFN

ATMEGA329V-8MU

Manufacturer Part Number
ATMEGA329V-8MU
Description
IC AVR MCU 32K 8MHZ 64-QFN
Manufacturer
Atmel
Series
AVR® ATmegar
Datasheets

Specifications of ATMEGA329V-8MU

Core Processor
AVR
Core Size
8-Bit
Speed
8MHz
Connectivity
SPI, UART/USART, USI
Peripherals
Brown-out Detect/Reset, LCD, POR, PWM, WDT
Number Of I /o
54
Program Memory Size
32KB (16K x 16)
Program Memory Type
FLASH
Eeprom Size
1K x 8
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-MLF®, 64-QFN
Processor Series
ATMEGA32x
Core
AVR8
Data Bus Width
8 bit
Data Ram Size
2 KB
Interface Type
SPI, USART, USI
Maximum Clock Frequency
8 MHz
Number Of Programmable I/os
54
Number Of Timers
3
Operating Supply Voltage
1.8 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWAVR, EWAVR-BL
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 8 Channel
For Use With
ATSTK600-TQFP64 - STK600 SOCKET/ADAPTER 64-TQFP770-1007 - ISP 4PORT ATMEL AVR MCU SPI/JTAGATAVRISP2 - PROGRAMMER AVR IN SYSTEMATJTAGICE2 - AVR ON-CHIP D-BUG SYSTEM
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
23.1.3
23.1.4
23.1.5
2552K–AVR–04/11
LCD Clock Sources
LCD Prescaler
LCD Memory
Figure 23-1. LCD Module Block Diagram
The LCD Controller can be clocked by an internal synchronous or an external asynchronous
clock source. The clock source clk
LCDCS bit in the LCDCRB Register is written to logic one, the clock source is taken from the
TOSC1 pin.
The clock source must be stable to obtain accurate LCD timing and hence minimize DC voltage
offset across LCD segments.
The prescaler consist of a 12-bit ripple counter and a 1- to 8-clock divider. The LCDPS2:0 bits
selects clk
If a finer resolution rate is required, the LCDCD2:0 bits can be used to divide the clock further by
1 to 8.
Output from the clock divider clk
The display memory is available through I/O Registers grouped for each common terminal.
When a bit in the display memory is written to one, the corresponding segment is energized (on),
and non-energized when a bit in the display memory is written to zero.
D
A
T
A
B
U
S
LCD
divided by 16, 64, 128, 256, 512, 1024, 2048, or 4096.
LCDCRA
LCDCRB
LCDCCR
LCDFRR
LCDDR 19 -15
LCDDR 14 -10
TOSC
LCDDR 9 - 5
LCDDR 4 - 0
clk
i/o
lcdcc3:0
lcddc2:0
0
1
lcdcs
LATCH
array
LCD_PS
LCD Display Configuration
clk
LCD
Contrast Controller/
LCD
Power Supply
lcdps2:0
lcdcd2:0
is used as clock source for the LCD timing.
is by default equal to the system clock, clk
MUX
40 x
4:1
ATmega329/3290/649/6490
Divide by 1 to 8
12-bit Prescaler
LCD_voltage_ok
Multiplexer
LCD Ouput
Decoder
Timing
Clock
LCD
clk
LCD_PS
LCD Buffer/
Driver
CAP
LCD
1/3 V
1/2 V
2/3 V
V
LCD
LCD
LCD
LCD
Analog
Switch
Array
I/O
SEG35
SEG36
SEG37
SEG38
SEG39
COM0
COM1
COM2
COM3
SEG0
SEG1
SEG2
SEG3
SEG4
SEG5
. When the
229

Related parts for ATMEGA329V-8MU