SAK-TC1736-128F80HL AA Infineon Technologies, SAK-TC1736-128F80HL AA Datasheet - Page 26

no-image

SAK-TC1736-128F80HL AA

Manufacturer Part Number
SAK-TC1736-128F80HL AA
Description
IC MCU 32BIT 1MB FLASH 144LQFP
Manufacturer
Infineon Technologies
Series
TC17xxr
Datasheet

Specifications of SAK-TC1736-128F80HL AA

Core Processor
TriCore
Core Size
32-Bit
Speed
80MHz
Connectivity
ASC, CAN, MLI, MSC, SSC
Peripherals
DMA, POR, WDT
Number Of I /o
70
Program Memory Size
1MB (1M x 8)
Program Memory Type
FLASH
Ram Size
48K x 8
Voltage - Supply (vcc/vdd)
1.42 V ~ 1.58 V
Data Converters
A/D 24x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
144-LFQFP
Packages
PG-LQFP-144
Max Clock Frequency
80.0 MHz
Sram (incl. Cache)
48.0 KByte
Can Nodes
2
A / D Input Lines (incl. Fadc)
24
Program Memory
1.0 MB
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
There are two basic types of reset request triggers:
2.4.4.4
The SCU provides interface pads for system purpose. Various functions are covered by
these pins. Due to the different tasks some of the pads can not be shared with other
functions but most of them can be shared with other functions. The following functions
are covered by the SCU controlled pads:
The first three points are covered by the ESR pads and the last two points by the ERU
pads.
Data Sheet
Intro, V1.1
Trigger sources that do not depend on a clock, such as the PORST. This trigger force
the device into an asynchronous reset assertion independently of any clock. The
activation of an asynchronous reset is asynchronous to the system clock, whereas
its de-assertion is synchronized.
Trigger sources that need a clock in order to be asserted, such as the input signals
ESR0 and ESR1, the WDT trigger, the parity trigger, or the SW trigger.
Reset request triggers
Reset indication
Trap request triggers
Interrupt request triggers
Non SCU module triggers
External Interface
22
Introduction
V1.1, 2009-08
TC1736

Related parts for SAK-TC1736-128F80HL AA