SAK-TC1736-128F80HL AA Infineon Technologies, SAK-TC1736-128F80HL AA Datasheet - Page 56

no-image

SAK-TC1736-128F80HL AA

Manufacturer Part Number
SAK-TC1736-128F80HL AA
Description
IC MCU 32BIT 1MB FLASH 144LQFP
Manufacturer
Infineon Technologies
Series
TC17xxr
Datasheet

Specifications of SAK-TC1736-128F80HL AA

Core Processor
TriCore
Core Size
32-Bit
Speed
80MHz
Connectivity
ASC, CAN, MLI, MSC, SSC
Peripherals
DMA, POR, WDT
Number Of I /o
70
Program Memory Size
1MB (1M x 8)
Program Memory Type
FLASH
Ram Size
48K x 8
Voltage - Supply (vcc/vdd)
1.42 V ~ 1.58 V
Data Converters
A/D 24x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
144-LFQFP
Packages
PG-LQFP-144
Max Clock Frequency
80.0 MHz
Sram (incl. Cache)
48.0 KByte
Can Nodes
2
A / D Input Lines (incl. Fadc)
24
Program Memory
1.0 MB
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
2.6.3
Two main use cases are catered for by resources in addition the OCDS Level 1
infrastructure: Overlay of non-volatile on-chip memory and non-intrusive signaling:
2.6.4
Three options exist for the communication channel between Tools (e.g. Debugger,
Calibration Tool) and TC1736:
Data Sheet
Intro, V1.1
4 KB SRAM for Overlay.
Can be split into up to 16 blocks which can overlay independent regions of on-chip
Data Flash.
Changing the configuration is triggered by a single SFR access to maintain
consistency.
Overlay configuration switch does not require the TriCore to be stopped or
suspended.
Invalidation of the Data Cache (maintaining write-back data) can be done
concurrently with the same SFR.
256 KB additional Overlay RAM on Emulation Device, shared with the trace
functionality.
A dedicated trigger SFR with 32 independent status bits is provided to centrally post
requests from application code to the host computer.
The host is notified automatically when the trigger SFR is updated by the TriCore. No
polling via a system bus is required.
Two wire DAP (Device Access Port) protocol for long connections or noisy
environments.
Four (or five) wire JTAG (IEEE 1149.1) for standardized manufacturing tests.
CAN (plus software linked into the application code) for low bandwidth deeply
embedded purposes.
DAP and JTAG are clocked by the tool.
Bit clock up to 40 MHz for JTAG, up to 80 MHz for DAP.
Hot attach (i.e. physical disconnect/reconnect of the host connection without reset of
the TC1736) for all interfaces.
Infineon standard DAS (Device Access Server) implementation for seamless,
transparent tool access over any supported interface.
Lock mechanism to prevent unauthorized tool access to critical application code.
Calibration Support
Tool Interfaces
52
Introduction
V1.1, 2009-08
TC1736

Related parts for SAK-TC1736-128F80HL AA