UPD78F0535GB(T)-UEU-A NEC, UPD78F0535GB(T)-UEU-A Datasheet - Page 340

8BIT MCU, 60K FLASH, 3KB RAM, LQFP

UPD78F0535GB(T)-UEU-A

Manufacturer Part Number
UPD78F0535GB(T)-UEU-A
Description
8BIT MCU, 60K FLASH, 3KB RAM, LQFP
Manufacturer
NEC
Datasheet

Specifications of UPD78F0535GB(T)-UEU-A

Controller Family/series
UPD78
No. Of I/o's
55
Ram Memory Size
3KB
Cpu Speed
20MHz
No. Of Timers
8
No. Of Pwm
RoHS Compliant
Core Size
8bit
Program Memory Size
60KB
Oscillator Type
External, Internal
(2) Asynchronous serial interface reception error status register 0 (ASIS0)
340
Address: FF73H After reset: 00H R
Cautions 1. The operation of the PE0 bit differs depending on the set values of the PS01 and PS00 bits of
Symbol
ASIS0
This register indicates an error status on completion of reception by serial interface UART0. It includes three
error flag bits (PE0, FE0, OVE0).
This register is read-only by an 8-bit memory manipulation instruction.
Reset signal generation, or clearing bit 7 (POWER0) or bit 5 (RXE0) of ASIM0 to 0 clears this register to 00H.
00H is read when this register is read. If a reception error occurs, read ASIS0 and then read receive buffer
register 0 (RXB0) to clear the error flag.
Figure 14-3. Format of Asynchronous Serial Interface Reception Error Status Register 0 (ASIS0)
2. Only the first bit of the receive data is checked as the stop bit, regardless of the number of
3. If an overrun error occurs, the next receive data is not written to receive buffer register 0
4. If data is read from ASIS0, a wait cycle is generated. Do not read data from ASIS0 when the
OVE0
PE0
FE0
asynchronous serial interface operation mode register 0 (ASIM0).
stop bits.
(RXB0) but discarded.
CPU is operating on the subsystem clock and the peripheral hardware clock is stopped. For
details, see CHAPTER 35 CAUTIONS FOR WAIT.
7
0
0
1
0
1
0
1
If POWER0 = 0 or RXE0 = 0, or if ASIS0 register is read.
If the parity of transmit data does not match the parity bit on completion of reception.
If POWER0 = 0 or RXE0 = 0, or if ASIS0 register is read.
If the stop bit is not detected on completion of reception.
If POWER0 = 0 and RXE0 = 0, or if ASIS0 register is read.
If receive data is set to the RXB0 register and the next reception operation is completed before the
data is read.
6
0
CHAPTER 14 SERIAL INTERFACE UART0
5
0
User’s Manual U17260EJ6V0UD
Status flag indicating framing error
Status flag indicating overrun error
Status flag indicating parity error
4
0
3
0
PE0
2
FE0
1
OVE0
0

Related parts for UPD78F0535GB(T)-UEU-A