P89LPC932A1FA NXP Semiconductors, P89LPC932A1FA Datasheet - Page 20

no-image

P89LPC932A1FA

Manufacturer Part Number
P89LPC932A1FA
Description
MCU 8-Bit 89LP 80C51 CISC 8KB Flash 2.5V/3.3V 28-Pin PLCC Tube
Manufacturer
NXP Semiconductors
Datasheet

Specifications of P89LPC932A1FA

Package
28PLCC
Device Core
80C51
Family Name
89LP
Maximum Speed
18 MHz
Operating Supply Voltage
2.5|3.3 V
Data Bus Width
8 Bit
Number Of Programmable I/os
26
Interface Type
I2C/SPI/UART
Number Of Timers
2
Ram Size
768 Byte
Program Memory Size
8 KB
Program Memory Type
Flash
Operating Temperature
-40 to 85 °C

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
P89LPC932A1FA
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
P89LPC932A1FA,112
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
P89LPC932A1FA,129
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
P89LPC932A1FAЈ¬112
Manufacturer:
NXP
Quantity:
9 947
NXP Semiconductors
P89LPC932A1_3
Product data sheet
7.12.1 External interrupt inputs
7.11 Data RAM arrangement
7.12 Interrupts
The P89LPC932A1 also has 512 bytes of on-chip Data EEPROM that is accessed via
SFRs (see
The 768 bytes of on-chip RAM are organized as shown in
Table 4.
The P89LPC932A1 uses a four priority level interrupt structure. This allows great flexibility
in controlling the handling of the many interrupt sources. The P89LPC932A1 supports
15 interrupt sources: external interrupts 0 and 1, timers 0 and 1, serial port Tx, serial port
Rx, combined serial port Rx/Tx, brownout detect, watchdog/RTC, I
comparators 1 and 2, SPI, CCU, and data EEPROM write completion.
Each interrupt source can be individually enabled or disabled by setting or clearing a bit in
the interrupt enable registers IEN0 or IEN1. The IEN0 register also contains a global
disable bit, EA, which disables all interrupts.
Each interrupt source can be individually programmed to one of four priority levels by
setting or clearing bits in the interrupt priority registers IP0, IP0H, IP1, and IP1H. An
interrupt service routine in progress can be interrupted by a higher priority interrupt, but
not by another interrupt of the same or lower priority. The highest priority interrupt service
cannot be interrupted by any other interrupt source. If two requests of different priority
levels are pending at the start of an instruction, the request of higher priority level is
serviced.
If requests of the same priority level are pending at the start of an instruction, an internal
polling sequence determines which request is serviced. This is called the arbitration
ranking. Note that the arbitration ranking is only used to resolve pending requests of the
same priority level.
The P89LPC932A1 has two external interrupt inputs as well as the Keypad Interrupt
function. The two interrupt inputs are identical to those present on the standard 80C51
microcontrollers.
These external interrupts can be programmed to be level-triggered or edge-triggered by
setting or clearing bit IT1 or IT0 in Register TCON.
Type
DATA
IDATA
XDATA
CODE
64 kB of Code memory space, accessed as part of program execution and via the
MOVC instruction. The P89LPC932A1 has 8 kB of on-chip Code memory.
On-chip data memory usages
Section 7.27 “Data
Data RAM
Memory that can be addressed directly and indirectly
Memory that can be addressed indirectly
Auxiliary (‘External Data’) on-chip memory that is accessed
using the MOVX instructions
Rev. 03 — 12 March 2007
8-bit microcontroller with accelerated two-clock 80C51 core
EEPROM”).
Table
P89LPC932A1
4.
2
C-bus, keyboard,
© NXP B.V. 2007. All rights reserved.
Size (bytes)
128
256
512
20 of 64

Related parts for P89LPC932A1FA