PIC16F1526T-I/PT Microchip Technology, PIC16F1526T-I/PT Datasheet - Page 180

no-image

PIC16F1526T-I/PT

Manufacturer Part Number
PIC16F1526T-I/PT
Description
64-pin, 14KB Flash, 768B RAM, 10-bit ADC, 10xCCP, 2xSPI, 2xMI2C, 2xEUSART, 2.3V-
Manufacturer
Microchip Technology
Series
PIC® XLP™ 16Fr
Datasheet

Specifications of PIC16F1526T-I/PT

Core Processor
PIC
Core Size
8-Bit
Speed
20MHz
Connectivity
I²C, LIN, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
54
Program Memory Size
14KB (8K x 14)
Program Memory Type
FLASH
Eeprom Size
-
Ram Size
768 x 8
Voltage - Supply (vcc/vdd)
2.3 V ~ 5.5 V
Data Converters
A/D 30x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-TQFP
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC16F1526T-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
PIC16F1526T-I/PT
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
PIC16(L)F1526/27
19.1
The clock input to the Timer2/4/6/8/10 modules is the
system instruction clock (F
TMR2/4/6/8/10 increments from 00h on each clock
edge.
A 4-bit counter/prescaler on the clock input allows direct
input, divide-by-4 and divide-by-16 prescale options.
These options are selected by the prescaler control bits,
TxCKPS<1:0> of the TxCON register. The value of
TMR2/4/6/8/10 is compared to that of the Period
register, PR2/4/6/8/10, on each clock cycle. When the
two values match, the comparator generates a match
signal as the timer output. This signal also resets the
value of TMR2/4/6/8/10 to 00h on the next cycle and
drives the output counter/postscaler (see
“Timer2/4/6/8/10 Interrupt”
The TMR2/4/6/8/10 and PR2/4/6/8/10 registers are
both directly readable and writable. The TMR2/4/6/8/10
register is cleared on any device Reset, whereas the
PR2/4/6/8/10 register initializes to FFh. Both the pres-
caler and postscaler counters are cleared on the follow-
ing events:
• a write to the TMR2/4/6/8/10 register
• a write to the TxCON register
• Power-on Reset (POR)
• Brown-out Reset (BOR)
• MCLR Reset
• Watchdog Timer (WDT) Reset
• Stack Overflow Reset
• Stack Underflow Reset
• RESET Instruction
19.2
Timer2/4/6/8/10 can also generate an optional device
interrupt.
(TMRx-to-PRx match) provides the input for the 4-bit
counter/postscaler. This counter generates the TMRx
match interrupt flag which is latched in TMRxIF of the
PIRx register. The interrupt is enabled by setting the
TMR2/4/6/8/10 Match Interrupt Enable bit, TMRxIE of
the PIEx register.
A range of 16 postscale options (from 1:1 through 1:16
inclusive) can be selected with the postscaler control
bits, TxOUTPS<3:0>, of the TxCON register.
DS41458B-page 180
Note:
Timer2/4/6/8/10 Operation
Timer2/4/6/8/10 Interrupt
TMR2/4/6/8/10 is not cleared when TxCON
is written.
The
Timer2/4/6/8/10
OSC
).
/4).
output
Section 19.2
signal
Preliminary
19.3
The unscaled output of TMR2/4/6/8/10 is available pri-
marily to the CCP modules, where it is used as a time
base for operations in PWM mode.
Timer2 can be optionally used as the shift clock source
for the MSSPx modules operating in SPI mode.
Additional information is provided in Section X.X “SSP
Module Overview”
19.4
The Timer2/4/6/8/10 timers cannot be operated while
the processor is in Sleep mode. The contents of the
TMR2/4/6/8/10 and PR2/4/6/8/10 registers will remain
unchanged while the processor is in Sleep mode.
Timer2/4/6/8/10 Output
Timer2/4/6/8/10 Operation During
Sleep
 2011 Microchip Technology Inc.

Related parts for PIC16F1526T-I/PT