SC16C2550BIA44 NXP Semiconductors, SC16C2550BIA44 Datasheet - Page 20

UART, 2 CH, 16BYTE FIFO, 16C2550

SC16C2550BIA44

Manufacturer Part Number
SC16C2550BIA44
Description
UART, 2 CH, 16BYTE FIFO, 16C2550
Manufacturer
NXP Semiconductors
Datasheet

Specifications of SC16C2550BIA44

Data Rate
5Mbps
Transmit Fifo
16Byte
Receive Fifo
16Byte
Transmitter And Receiver Fifo Counter
Yes
Package Type
PLCC
Operating Supply Voltage (max)
5.5V
Mounting
Surface Mount
Pin Count
44
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Operating Temperature Classification
Industrial
Number Of Channels
2
No. Of Channels
2
Supply Voltage Range
2.25V To 5.5V
Operating Temperature Range
-40°C To +85°C
Digital Ic Case Style
PLCC
No. Of Pins
44
Svhc
No SVHC (18-Jun-2010)
Operating
RoHS Compliant
Uart Features
Independent Transmit & Receive UART Control, Software Selectable Baud Rate Generator
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC16C2550BIA44
Manufacturer:
EVERLIGHT
Quantity:
99
Part Number:
SC16C2550BIA44
Manufacturer:
NXP
Quantity:
3 224
Part Number:
SC16C2550BIA44
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
SC16C2550BIA44,512
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
SC16C2550BIA44,518
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
SC16C2550BIA44,529
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
SC16C2550BIA44518
Manufacturer:
NXP Semiconductors
Quantity:
135
NXP Semiconductors
SC16C2550B_5
Product data sheet
7.5 Line Control Register (LCR)
Table 13.
The Line Control Register is used to specify the asynchronous data communication
format. The word length, the number of stop bits and the parity are selected by writing the
appropriate bits in this register.
Table 14.
Table 15.
Bit
7:6
5:4
3:1
0
Bit
7
6
5:3
2
1:0
LCR[5]
X
X
0
0
1
Symbol
ISR[7:6]
ISR[5:4]
ISR[3:1]
ISR[0]
Symbol
LCR[7]
LCR[6]
LCR[5:3]
LCR[2]
LCR[1:0]
Interrupt Status Register bits description
Line Control Register bits description
LCR[5:3] parity selection
LCR[4]
X
0
1
0
1
5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.), with 16-byte FIFOs
Rev. 05 — 12 January 2009
Description
Divisor latch enable. The internal baud rate counter latch and Enhanced
Feature mode enable.
Set break. When enabled, the Break control bit causes a break condition
to be transmitted (the TX output is forced to a logic 0 state). This
condition exists until disabled by setting LCR[6] to a logic 0.
Programs the parity conditions (see
Stop bits. The length of stop bit is specified by this bit in conjunction with
the programmed word length (see
Word length bits 1, 0. These two bits specify the word length to be
transmitted or received (see
Description
FIFOs enabled. These bits are set to a logic 0 when the FIFOs are not
being used in the 16C450 mode. They are set to a logic 1 when the
FIFOs are enabled in the SC16C2550B mode.
not used
INT priority bits 2:0. These bits indicate the source for a pending interrupt
at interrupt priority levels 1, 2 and 3 (see
INT status.
LCR[3]
0
1
1
1
1
logic 0 = divisor latch disabled (normal default condition)
logic 1 = divisor latch enabled
logic 0 = no TX break condition (normal default condition)
logic 1 = forces the transmitter output (TX) to a logic 0 for alerting the
remote receiver to a line break condition
logic 0 or cleared = default condition
logic 0 or cleared = default condition
logic 0 or cleared = default condition
logic 0 or cleared = default condition
logic 0 = an interrupt is pending and the ISR contents may be used as
a pointer to the appropriate interrupt service routine
logic 1 = no interrupt pending (normal default condition)
Parity selection
no parity
odd parity
even parity
forced parity ‘1’
forced parity ‘0’
Table
Table
17).
Table
16).
Table
15)
SC16C2550B
12).
© NXP B.V. 2009. All rights reserved.
20 of 43

Related parts for SC16C2550BIA44