TMP91xy20AFG Toshiba, TMP91xy20AFG Datasheet - Page 36

no-image

TMP91xy20AFG

Manufacturer Part Number
TMP91xy20AFG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMP91xy20AFG

Package
LQFP144
Rom Types(m=mask,p=otp, F=flash,e=eeprom)
M
Rom Combinations
8
Ram Combinations
8
Architecture
16-bit CISC
Usb/spi Channels
-
Uart/sio Channels
1
I2c/sio Bus Channels
1
(s)dram Controller
1
Adc 10-bit Channel
8
Da Converter
-
Timer 8-bit Channel
4
Timer 16-bit Channel
1
Pwm 8-bit Channels
-
Pwm 16-bit Channels
-
Cs/wait Controller
4
Dual Clock
Y
Number Of I/o Ports
77
Power Supply Voltage(v)
3.0 to 3.6
release
Interrupt for
D0 to D15
A0 to A23
(3) Operation
for release
D0 to D15
A0 to A23
Figure 3.3.6 Timing Chart for IDLE2 Mode Halt State Cleared by Interrupt
Interrupt
Figure 3.3.7 Timing Chart for IDLE1 Mode Halt State Cleared by Interrupt
WR
RD
a.
b.
X1
WR
RD
X1
IDLE2 mode
IDLE2 setting register, can take place. Instruction execution by the CPU stops.
mode halt state by an interrupt.
IDLE1 mode
operate. The system clock in the MCU stops. The pin status in the IDLE1 mode is
depended on setting the register SYSCR2<SELDRV, DRVE>.,Table 3.3.6 and
Table 3.3.7 summarizes the state of these pins in the IDLE1 mode.
system clock; however, clearance of the halt state (e.g., restart of operation) is
synchronous with it.
an interrupt.
In IDLE2 mode only specific internal I/O operations, as designated by the
Figure 3.3.6 illustrates an example of the timing for clearance of the IDLE2
In IDLE1 mode, only the internal oscillator and the RTC, MLD continue to
In the halt state, the interrupt request is sampled asynchronously with the
Figure 3.3.7 illustrates the timing for clearance of the IDLE1 mode halt state by
Data
Data
91C820A-34
IDLE2
IDLE1
mode
mode
Data
Data
TMP91C820A
2008-02-20

Related parts for TMP91xy20AFG