mc68hc908jb16 Freescale Semiconductor, Inc, mc68hc908jb16 Datasheet - Page 150

no-image

mc68hc908jb16

Manufacturer Part Number
mc68hc908jb16
Description
M68hc08 Microcontrollers Microcontroller
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mc68hc908jb16DW
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
mc68hc908jb16DWE
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Part Number:
mc68hc908jb16FA
Manufacturer:
FREESCALE
Quantity:
1 831
Part Number:
mc68hc908jb16FA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc68hc908jb16FAE
Manufacturer:
FREESCALE
Quantity:
331
Part Number:
mc68hc908jb16JDWE
Manufacturer:
FREESCALE
Quantity:
1 250
Part Number:
mc68hc908jb16JDWE
Manufacturer:
FREESCALE
Quantity:
1 250
Part Number:
mc68hc908jb16JDWE
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
mc68hc908jb16JDWE
Quantity:
1 487
Timer Interface Module (TIM)
10.7.1 Wait Mode
10.7.2 Stop Mode
10.8 TIM During Break Interrupts
Technical Data
150
The TIM remains active after the execution of a WAIT instruction. In wait
mode, the TIM registers are not accessible by the CPU. Any enabled
CPU interrupt request from the TIM can bring the MCU out of wait mode.
If TIM functions are not required during wait mode, reduce power
consumption by stopping the TIM before executing the WAIT instruction.
The TIM is inactive after the execution of a STOP instruction. The STOP
instruction does not affect register conditions or the state of the TIM
counter. TIM operation resumes when the MCU exits stop mode after an
external interrupt.
A break interrupt stops the TIM counter.
The system integration module (SIM) controls whether status bits in
other modules can be cleared during the break state. The BCFE bit in
the SIM break flag control register (SBFCR) enables software to clear
status bits during the break state. (See
Register
To allow software to clear status bits during a break interrupt, write a
logic 1 to the BCFE bit. If a status bit is cleared during the break state, it
remains cleared when the MCU exits the break state.
To protect status bits during the break state, write a logic 0 to the BCFE
bit. With BCFE at logic 0 (its default state), software can read and write
I/O registers during the break state without affecting status bits. Some
status bits have a 2-step read/write clearing procedure. If software does
the first step on such a bit before the break, the bit cannot change during
the break state as long as BCFE is at logic 0. After the break, doing the
second step clears the status bit.
(SBFCR).)
Timer Interface Module (TIM)
8.8.3 SIM Break Flag Control
MC68HC908JB16
Freescale Semiconductor
Rev. 1.1

Related parts for mc68hc908jb16