mc68hc908jb16 Freescale Semiconductor, Inc, mc68hc908jb16 Datasheet - Page 185

no-image

mc68hc908jb16

Manufacturer Part Number
mc68hc908jb16
Description
M68hc08 Microcontrollers Microcontroller
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mc68hc908jb16DW
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
mc68hc908jb16DWE
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Part Number:
mc68hc908jb16FA
Manufacturer:
FREESCALE
Quantity:
1 831
Part Number:
mc68hc908jb16FA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc68hc908jb16FAE
Manufacturer:
FREESCALE
Quantity:
331
Part Number:
mc68hc908jb16JDWE
Manufacturer:
FREESCALE
Quantity:
1 250
Part Number:
mc68hc908jb16JDWE
Manufacturer:
FREESCALE
Quantity:
1 250
Part Number:
mc68hc908jb16JDWE
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
mc68hc908jb16JDWE
Quantity:
1 487
11.8.3 USB Interrupt Register 1
MC68HC908JB16
Freescale Semiconductor
NOTE:
Rev. 1.1
Address:
EOPF — End-of-Packet Detect Flag
RSTF — USB Reset Flag
The USB bit in the SRSR (see
(SRSR)) is also a USB reset indicator.
TXD2F — Endpoint 2 Data Transmit Flag
Reset:
Read:
Write:
This read-only bit is set when a valid end-of-packet sequence is
detected on the D+ and D– lines. Software must clear this flag by
writing a logic 1 to the EOPFR bit.
Reset clears this bit. Writing to EOPF has no effect.
This read-only bit is set when a valid reset signal state is detected on
the D+ and D– lines. If the URSTD bit of the configuration register
(CONFIG) is clear, this reset detection will generate an internal reset
signal to reset the CPU and other peripherals including the USB
module. If the URSTD bit is set, this reset detection will generate an
USB interrupt. This bit is cleared by writing a logic 1 to the RSTFR bit.
This bit also is cleared by a POR reset.
This read-only bit is set after the data stored in endpoint 2 transmit
buffers has been sent and an ACK handshake packet from the host is
received. Once the next set of data is ready in the transmit buffers,
software must clear this flag by writing a logic 1 to the TXD2FR bit.
1 = End-of-packet sequence has been detected
0 = End-of-packet sequence has not been detected
$003A
EOPF
Bit 7
Universal Serial Bus Module (USB)
0
Figure 11-17. USB Interrupt Register 1 (UIR1)
= Unimplemented
RSTF
6
0
TXD2F
5
0
8.8.2 SIM Reset Status Register
RXD2F
4
0
TXD1F
Universal Serial Bus Module (USB)
3
0
RESUMF
2
0
TXD0F
1
0
Technical Data
RXD0F
Bit 0
0
185

Related parts for mc68hc908jb16