ISL6569ACR Intersil, ISL6569ACR Datasheet - Page 14

IC CTRLR PWM BUCK 2PHASE 32-QFN

ISL6569ACR

Manufacturer Part Number
ISL6569ACR
Description
IC CTRLR PWM BUCK 2PHASE 32-QFN
Manufacturer
Intersil
Datasheet

Specifications of ISL6569ACR

Pwm Type
Voltage/Current Mode
Number Of Outputs
1
Frequency - Max
2MHz
Duty Cycle
75%
Voltage - Supply
4.75 V ~ 5.25 V
Buck
Yes
Boost
No
Flyback
No
Inverting
No
Doubler
No
Divider
No
Cuk
No
Isolated
No
Operating Temperature
0°C ~ 85°C
Package / Case
32-VQFN Exposed Pad, 32-HVQFN, 32-SQFN, 32-DHVQFN
Frequency-max
2MHz
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL6569ACR
Manufacturer:
INTERSIL
Quantity:
200
Part Number:
ISL6569ACR
Manufacturer:
INTERSIL
Quantity:
818
Part Number:
ISL6569ACR
Manufacturer:
INTERSIL
Quantity:
20 000
Following the delay, the soft start ramps linearly until V
reaches VID. For the system described above, this first linear
ramp will continue for approximately
The final portion of the soft-start sequence is the time
remaining after V
zero. This is also characterized by a slight change in the slope
of the output voltage ramp which, for the current example,
exists for a time of
This behavior is seen in the example in Figure 10 of a converter
switching at 500kHz. For this converter, R
leading to T
and t
NOTE: Switching frequency 500kHz and R
Fault Monitoring and Protection
The ISL6569A actively monitors voltage and current
feedback to detect fault conditions. Fault monitors trigger
protective measures to prevent damage to a microprocessor
load. One common power good indication signal is provided
for linking to external system monitors. The schematic in
Figure 11 outlines the interaction between the fault monitors
and the power good signal.
Power Good Signal
The power good pin (PGOOD) is an open-drain logic output
which indicates that the converter is operating properly and
the output voltage is within a set window. The under-voltage
(UV) and over-voltage (OV) comparators create the output
voltage window. The controller also takes advantage of
current feedback to detect output over-current (OC)
t
t
RAMP1
RAMP2
FIGURE 10. SOFT-START WAVEFORMS FOR ISL6569A
RAMP2
=
=
=
=
T
---------- -
5.27ms
T
2.34ms
SS
1.4
SS
SS
= 1.17ms.
BASED MULTI-PHASE BUCK CONVERTER
= 4.0ms, t
t
DELAY
RAMP
t
t
RAMP1
DELAY
reaches VID and before I
t
RAMP1
DELAY
t
DELAY
14
= 700ns, t
t
RAMP2
FB
VOUT, 500mV/DIV
FB
RAMP1
EN, 5V/DIV
= 2.67kΩ
1ms/div
is set to 2.67kΩ
RAMP
= 2.23ms,
(EQ. 12)
(EQ. 11)
gets to
RAMP
ISL6569A
conditions. PGOOD pulls low during shutdown and releases
high during soft-start once the output voltage exceeds the
UV threshold. Once high, PGOOD will only transition low
when the controller is disabled or a fault condition is
detected. It will return high under certain circumstances
once a fault clears.
Under-Voltage Protection
The voltage on V
is compared with the DAC reference voltage. By positively
offsetting the output voltage, an UV threshold is created
which moves relative to the VID code. During soft-start, the
slow rising output voltage eventually exceeds the UV
threshold. Assuming the POR leg of the PGOOD NOR gate
has not detected an OC fault, the PGOOD signal will go
high.
If a fault condition arises during operation and the output
voltage drops below the UV threshold, PGOOD will
immediately pull low, but converter operation will continue.
PGOOD will return high once the output voltage surpasses
the UV threshold.
If the ISL6569A is disabled during operation, the PGOOD
signal will not pull low until the output voltage decays below
the UV threshold.
Over-Voltage Protection
When the output of the differential amplifier (VDIFF) reaches
2.2V, PGOOD immediately goes low indicating a fault. Two
protective actions are taken by the ISL6569A to protect the
microprocessor load.
First, all PWM outputs are commanded low. Directing the
Intersil drivers to turn on the lower MOSFETs; shunting the
output to ground preventing any further increase in output
voltage. The PWM outputs remain low until VDIFF falls to the
programmed DAC level at which time they go into a high-
VDIFF
FIGURE 11. POWER GOOD AND PROTECTION CIRCUITRY
REFERENCE
DAC
UV
2.2V
350mV
+
-
DIFF
+
-
OV
is internally offset by 350mV before it
CIRCUIT
POR
OC
December 29, 2004
+
-
FN9092.2
PGOOD
OVP
90µA
I
AVG

Related parts for ISL6569ACR