MPC561MZP56 Freescale Semiconductor, MPC561MZP56 Datasheet - Page 620

IC MPU 32BIT 56MHZ PPC 388-PBGA

MPC561MZP56

Manufacturer Part Number
MPC561MZP56
Description
IC MPU 32BIT 56MHZ PPC 388-PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheet

Specifications of MPC561MZP56

Core Processor
PowerPC
Core Size
32-Bit
Speed
56MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
64
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
Controller Family/series
POWER 5xx
No. Of I/o's
56
Ram Memory Size
31KB
Cpu Speed
56MHz
No. Of Timers
32
Embedded Interface Type
QSPI, SCI, UART
No. Of Pwm Channels
12
Rohs Compliant
No
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
32 KB
Interface Type
CAN, JTAG, QSPI, SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
22
Operating Supply Voltage
2.6 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC561MZP56
Manufacturer:
FREESCALE
Quantity:
852
Part Number:
MPC561MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC561MZP56
Manufacturer:
FREESCALE
Quantity:
852
Company:
Part Number:
MPC561MZP56
Quantity:
13
Part Number:
MPC561MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Queued Serial Multi-Channel Module
15.2
Standard SPI features are listed below, followed by a list of the additional features offered on the QSPI:
QSPI-enhanced features are as follows:
15-2
IMB3*
Full-duplex, three-wire synchronous transfers
Half-duplex, two-wire synchronous transfers
Master or slave operation on the SPI bus
Programmable master bit rates
Programmable clock polarity and phase
End-of-transmission interrupt flag
Master-master mode fault flag
Easily interfaces to simple expansion parts (A/D converters, EEPROMS, display drivers, etc.)
Programmable Queue — up to 32 preprogrammed transfers
Programmable Peripheral Chip-Selects — four pins select up to 16 SPI chips
Wraparound Transfer Mode — for autoscanning of serial A/D (or other) peripherals, with no CPU
overhead
Programmable Transfer Length — from 8–16 bits inclusive
Key Features
Note: SBIU bus and interface to IMB3 are each 16 bits wide.
Receive and Transmit Queue
MPC561/MPC563 Reference Manual, Rev. 1.2
QSPI QUEUE RAM
Figure 15-1. QSMCM Block Diagram
QSPI
DSCI
DSCI
SBIU
SCI2
SCI1
2
7
2
Freescale Semiconductor
SCK/QGPIO6
PCS1/QGPIO1
PCS3/QGPIO3
RXD1/QGPI1
TXD2/QGPO2
MISO/QGPIO4
MOSI/QGPIO5
PCS0/SS/QGPIO0
PCS2/QGPIO2
TXD1/QGPO1
RXD2/QGPI2

Related parts for MPC561MZP56