MC912DG128ACPV Freescale Semiconductor, MC912DG128ACPV Datasheet - Page 232

no-image

MC912DG128ACPV

Manufacturer Part Number
MC912DG128ACPV
Description
IC MCU 128K FLASH 8MHZ 112-LQFP
Manufacturer
Freescale Semiconductor
Series
HC12r
Datasheet

Specifications of MC912DG128ACPV

Core Processor
CPU12
Core Size
16-Bit
Speed
8MHz
Connectivity
CAN, I²C, SCI, SPI
Peripherals
POR, PWM, WDT
Number Of I /o
69
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Eeprom Size
2K x 8
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 16x8/10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
112-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC912DG128ACPV
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC912DG128ACPV
Manufacturer:
FREE
Quantity:
20 000
Part Number:
MC912DG128ACPV 5K91D
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC912DG128ACPVE
Manufacturer:
MICREL
Quantity:
9 982
Part Number:
MC912DG128ACPVE
Manufacturer:
FREESCALE
Quantity:
1 200
Part Number:
MC912DG128ACPVE
Manufacturer:
FREESCALE
Quantity:
1 970
Part Number:
MC912DG128ACPVE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC912DG128ACPVE
Manufacturer:
FREESCALE
Quantity:
1 970
Part Number:
MC912DG128ACPVER
Manufacturer:
STM
Quantity:
1 244
Part Number:
MC912DG128ACPVER
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
PWEN — PWM Enable
Pulse Width Modulator
Technical Data
232
RESET:
Bit 7
0
0
6
0
0
Setting any of the PWENx bits causes the associated port P line to
become an output regardless of the state of the associated data
direction register (DDRP) bit. This does not change the state of the data
direction bit. When PWENx returns to zero, the data direction bit controls
I/O direction. On the front end of the PWM channel, the scaler clock is
enabled to the PWM circuit by the PWENx enable bit being high. When
all four PWM channels are disabled, the prescaler counter shuts off to
save power. There is an edge-synchronizing gate circuit to guarantee
that the clock will only be enabled or disabled at an edge.
Read and write anytime.
PWEN3 — PWM Channel 3 Enable
PWEN2 — PWM Channel 2 Enable
PWEN1 — PWM Channel 1 Enable
PWEN0 — PWM Channel 0 Enable
The pulse modulated signal will be available at port P, bit 3 when its
clock source begins its next cycle.
The pulse modulated signal will be available at port P, bit 2 when its
clock source begins its next cycle.
The pulse modulated signal will be available at port P, bit 1 when its
clock source begins its next cycle.
The pulse modulated signal will be available at port P, bit 0 when its
clock source begins its next cycle.
Freescale Semiconductor, Inc.
For More Information On This Product,
0 = Channel 3 is disabled.
1 = Channel 3 is enabled.
0 = Channel 2 is disabled.
1 = Channel 2 is enabled.
0 = Channel 1 is disabled.
1 = Channel 1 is enabled.
0 = Channel 0 is disabled.
1 = Channel 0 is enabled.
5
0
0
Go to: www.freescale.com
Pulse Width Modulator
4
0
0
PWEN3
3
0
PWEN2
2
0
MC68HC912DT128A — Rev 4.0
PWEN1
1
0
PWEN0
Bit 0
0
MOTOROLA
$0042

Related parts for MC912DG128ACPV