LAN91C100FD-ST SMSC, LAN91C100FD-ST Datasheet - Page 34

no-image

LAN91C100FD-ST

Manufacturer Part Number
LAN91C100FD-ST
Description
Ethernet ICs Non-PCI 10/100 Ethernet MAC
Manufacturer
SMSC
Type
Single Chip MAC and PHY Controllerr
Datasheet

Specifications of LAN91C100FD-ST

Ethernet Connection Type
10 Base-T, 100 Base-TX
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Product
Ethernet Controllers
Number Of Transceivers
1
Standard Supported
802.3
Data Rate
10 MB, 100 MB
Supply Voltage (max)
7 V
Supply Voltage (min)
0.3 V
Supply Current (max)
40 mA
Maximum Operating Temperature
+ 70 C
Package / Case
TQFP-208
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Note:
BANK 2
BANK 2
Revision 1.0 (09-22-08)
RX_DISC
INT
0
8 THROUGH BH
OFFSET
READ - Determines the type of access to follow. If the READ bit is high the operation intended is a read. If
the READ bit is low the operation is a write. Loading a new pointer value, with the READ bit high,
generates a pre-fetch into the Data Register for read purposes.
Readback of the pointer will indicate the value of the address last accessed by the CPU (rather than the
last pre-fetched). This allows any interrupt routine that uses the pointer, to save it and restore it without
affecting the process being interrupted. The Pointer Register should not be loaded until the Data Register FIFO is
empty. The NOT EMPTY bit of this register can be read to determine if the FIFO is empty. On reads, if IOCHRDY is
not connected to the host, the Data Register should not be read before 370ns after the pointer was loaded to allow the
Data Register FIFO to fill.
If the pointer is loaded using 8 bit writes, the low byte should be loaded first and the high byte last.
Reserved – Must be 0.
NOT EMPTY - When set indicates that the Write Data FIFO is not empty yet. The CPU can verify that the
FIFO is empty before loading a new pointer value. This is a read only bit.
DATA REGISTER - Used to read or write the data buffer byte/word presently addressed by the pointer
register.
This register is mapped into two uni-directional FIFOs that allow moving words to and from the
LAN91C100FD regardless of whether the pointer address is even, odd or dword aligned. Data goes
through the write FIFO into memory, and is pre-fetched from memory into the read FIFO. If byte accesses
are used, the appropriate (next) byte can be accessed through the Data Low or Data High registers. The
order to and from the FIFO is preserved. Byte, word and dword accesses can be mixed on the fly in any
order.
This register is mapped into two consecutive word locations to facilitate double word move operations
regardless of the actual bus width (16 or 32 bits). The DATA register is accessible at any address in the 8
through Ah range, while the number of bytes being transferred is determined by A1 and nBE0-nBE3. The
FIFOs are 12 bytes each.
If AUTO INCR. is not set, the pointer must be loaded with a dword aligned value.
X
X
OFFSET
C
Reserved
0
X
X
INTERRUPT STATUS REGISTER
EPH INT
0
DATA REGISTER
X
X
NAME
NAME
RX_OVRN
DATASHEET
INT
0
X
X
DATA HIGH
DATA LOW
Page 34
ALLOC
INT
X
X
0
READ ONLY
READ/WRITE
FEAST Fast Ethernet Controller with Full Duplex Capability
TYPE
TX EMPTY
TYPE
X
X
INT
1
X
X
TX INT
0
SMSC LAN91C100FD Rev. D
SYMBOL
SYMBOL
DATA
IST
X
X
RCV INT
0

Related parts for LAN91C100FD-ST