PEF2256EV22NP Lantiq, PEF2256EV22NP Datasheet - Page 362

PEF2256EV22NP

Manufacturer Part Number
PEF2256EV22NP
Description
Manufacturer
Lantiq
Datasheet

Specifications of PEF2256EV22NP

Number Of Transceivers
1
Screening Level
Industrial
Mounting
Surface Mount
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Lead Free Status / RoHS Status
Supplier Unconfirmed
Common Configuration Register 1 (Read/Write)
Value after reset: 00
CCR1
RSCC
BRM
EDLX
EITS
ITF
XMFA
Data Sheet
RSCC
7
RSC Interrupt for Cleared Channels
0
1
BOM Receive Mode - HDLC Channel 1
(significant in BOM mode only)
0
1
Enable DL-Bit Access through the Transmit FIFO - HDLC
Channel 1
A one in this bit position enables the internal DL-bit access through
the receive/transmit FIFO of the signaling controller. FMR1.EDL has
to be cleared.
Enable Internal Time Slot 0 to 31 Signaling - HDLC Channel 1
0 =
1 =
Interframe Time Fill - HDLC Channel 1
Determines the idle (= no data to be sent) state of the transmit data
coming from the signaling controller.
0
1
Transmit Multiframe Aligned - HDLC Channel 1
Determines the synchronization between the framer and the
corresponding signaling controller.
0 =
1 =
BRM
H
10-byte packets
Continuous reception
Continuous logical 1 is output
Continuous flag sequences are output (01111110 bit patterns)
RSC interrupt is generated for all channels.
RSC interrupt is generated only for those channels, that are
not cleared.
Internal signaling in time slots 0 to 31 defined by registers
RTR(4:1) or TTR(4:1) is disabled.
Internal signaling in time slots 0 to 31 defined by registers
RTR(4:1) or TTR(4:1) is enabled.
The contents of the XFIFO is transmitted without multiframe
alignment.
The contents of the XFIFO is transmitted multiframe aligned.
If CCR1.EDLXis set, transmission of DL-bits is started in F72
EDLX
EITS
362
ITF
XMFA
RFT1
Rev. 1.1, 2005-06-13
T1/J1 Registers
PEF 2256 H/E
RFT0
0
FALC
(09)
®
56

Related parts for PEF2256EV22NP